ftgmac100.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Faraday FTGMAC100 Ethernet
  4. *
  5. * (C) Copyright 2009 Faraday Technology
  6. * Po-Yu Chuang <ratbert@faraday-tech.com>
  7. *
  8. * (C) Copyright 2010 Andes Technology
  9. * Macpaul Lin <macpaul@andestech.com>
  10. */
  11. #include <config.h>
  12. #include <common.h>
  13. #include <malloc.h>
  14. #include <net.h>
  15. #include <asm/io.h>
  16. #include <asm/dma-mapping.h>
  17. #include <linux/mii.h>
  18. #include "ftgmac100.h"
  19. #define ETH_ZLEN 60
  20. #define CFG_XBUF_SIZE 1536
  21. /* RBSR - hw default init value is also 0x640 */
  22. #define RBSR_DEFAULT_VALUE 0x640
  23. /* PKTBUFSTX/PKTBUFSRX must both be power of 2 */
  24. #define PKTBUFSTX 4 /* must be power of 2 */
  25. struct ftgmac100_data {
  26. ulong txdes_dma;
  27. struct ftgmac100_txdes *txdes;
  28. ulong rxdes_dma;
  29. struct ftgmac100_rxdes *rxdes;
  30. int tx_index;
  31. int rx_index;
  32. int phy_addr;
  33. };
  34. /*
  35. * struct mii_bus functions
  36. */
  37. static int ftgmac100_mdiobus_read(struct eth_device *dev, int phy_addr,
  38. int regnum)
  39. {
  40. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  41. int phycr;
  42. int i;
  43. phycr = readl(&ftgmac100->phycr);
  44. /* preserve MDC cycle threshold */
  45. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  46. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr)
  47. | FTGMAC100_PHYCR_REGAD(regnum)
  48. | FTGMAC100_PHYCR_MIIRD;
  49. writel(phycr, &ftgmac100->phycr);
  50. for (i = 0; i < 10; i++) {
  51. phycr = readl(&ftgmac100->phycr);
  52. if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
  53. int data;
  54. data = readl(&ftgmac100->phydata);
  55. return FTGMAC100_PHYDATA_MIIRDATA(data);
  56. }
  57. mdelay(10);
  58. }
  59. debug("mdio read timed out\n");
  60. return -1;
  61. }
  62. static int ftgmac100_mdiobus_write(struct eth_device *dev, int phy_addr,
  63. int regnum, u16 value)
  64. {
  65. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  66. int phycr;
  67. int data;
  68. int i;
  69. phycr = readl(&ftgmac100->phycr);
  70. /* preserve MDC cycle threshold */
  71. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  72. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr)
  73. | FTGMAC100_PHYCR_REGAD(regnum)
  74. | FTGMAC100_PHYCR_MIIWR;
  75. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  76. writel(data, &ftgmac100->phydata);
  77. writel(phycr, &ftgmac100->phycr);
  78. for (i = 0; i < 10; i++) {
  79. phycr = readl(&ftgmac100->phycr);
  80. if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0) {
  81. debug("(phycr & FTGMAC100_PHYCR_MIIWR) == 0: " \
  82. "phy_addr: %x\n", phy_addr);
  83. return 0;
  84. }
  85. mdelay(1);
  86. }
  87. debug("mdio write timed out\n");
  88. return -1;
  89. }
  90. int ftgmac100_phy_read(struct eth_device *dev, int addr, int reg, u16 *value)
  91. {
  92. *value = ftgmac100_mdiobus_read(dev , addr, reg);
  93. if (*value == -1)
  94. return -1;
  95. return 0;
  96. }
  97. int ftgmac100_phy_write(struct eth_device *dev, int addr, int reg, u16 value)
  98. {
  99. if (ftgmac100_mdiobus_write(dev, addr, reg, value) == -1)
  100. return -1;
  101. return 0;
  102. }
  103. static int ftgmac100_phy_reset(struct eth_device *dev)
  104. {
  105. struct ftgmac100_data *priv = dev->priv;
  106. int i;
  107. u16 status, adv;
  108. adv = ADVERTISE_CSMA | ADVERTISE_ALL;
  109. ftgmac100_phy_write(dev, priv->phy_addr, MII_ADVERTISE, adv);
  110. printf("%s: Starting autonegotiation...\n", dev->name);
  111. ftgmac100_phy_write(dev, priv->phy_addr,
  112. MII_BMCR, (BMCR_ANENABLE | BMCR_ANRESTART));
  113. for (i = 0; i < 100000 / 100; i++) {
  114. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &status);
  115. if (status & BMSR_ANEGCOMPLETE)
  116. break;
  117. mdelay(1);
  118. }
  119. if (status & BMSR_ANEGCOMPLETE) {
  120. printf("%s: Autonegotiation complete\n", dev->name);
  121. } else {
  122. printf("%s: Autonegotiation timed out (status=0x%04x)\n",
  123. dev->name, status);
  124. return 0;
  125. }
  126. return 1;
  127. }
  128. static int ftgmac100_phy_init(struct eth_device *dev)
  129. {
  130. struct ftgmac100_data *priv = dev->priv;
  131. int phy_addr;
  132. u16 phy_id, status, adv, lpa, stat_ge;
  133. int media, speed, duplex;
  134. int i;
  135. /* Check if the PHY is up to snuff... */
  136. for (phy_addr = 0; phy_addr < CONFIG_PHY_MAX_ADDR; phy_addr++) {
  137. ftgmac100_phy_read(dev, phy_addr, MII_PHYSID1, &phy_id);
  138. /*
  139. * When it is unable to found PHY,
  140. * the interface usually return 0xffff or 0x0000
  141. */
  142. if (phy_id != 0xffff && phy_id != 0x0) {
  143. printf("%s: found PHY at 0x%02x\n",
  144. dev->name, phy_addr);
  145. priv->phy_addr = phy_addr;
  146. break;
  147. }
  148. }
  149. if (phy_id == 0xffff || phy_id == 0x0) {
  150. printf("%s: no PHY present\n", dev->name);
  151. return 0;
  152. }
  153. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &status);
  154. if (!(status & BMSR_LSTATUS)) {
  155. /* Try to re-negotiate if we don't have link already. */
  156. ftgmac100_phy_reset(dev);
  157. for (i = 0; i < 100000 / 100; i++) {
  158. ftgmac100_phy_read(dev, priv->phy_addr,
  159. MII_BMSR, &status);
  160. if (status & BMSR_LSTATUS)
  161. break;
  162. udelay(100);
  163. }
  164. }
  165. if (!(status & BMSR_LSTATUS)) {
  166. printf("%s: link down\n", dev->name);
  167. return 0;
  168. }
  169. #ifdef CONFIG_FTGMAC100_EGIGA
  170. /* 1000 Base-T Status Register */
  171. ftgmac100_phy_read(dev, priv->phy_addr,
  172. MII_STAT1000, &stat_ge);
  173. speed = (stat_ge & (LPA_1000FULL | LPA_1000HALF)
  174. ? 1 : 0);
  175. duplex = ((stat_ge & LPA_1000FULL)
  176. ? 1 : 0);
  177. if (speed) { /* Speed is 1000 */
  178. printf("%s: link up, 1000bps %s-duplex\n",
  179. dev->name, duplex ? "full" : "half");
  180. return 0;
  181. }
  182. #endif
  183. ftgmac100_phy_read(dev, priv->phy_addr, MII_ADVERTISE, &adv);
  184. ftgmac100_phy_read(dev, priv->phy_addr, MII_LPA, &lpa);
  185. media = mii_nway_result(lpa & adv);
  186. speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF) ? 1 : 0);
  187. duplex = (media & ADVERTISE_FULL) ? 1 : 0;
  188. printf("%s: link up, %sMbps %s-duplex\n",
  189. dev->name, speed ? "100" : "10", duplex ? "full" : "half");
  190. return 1;
  191. }
  192. static int ftgmac100_update_link_speed(struct eth_device *dev)
  193. {
  194. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  195. struct ftgmac100_data *priv = dev->priv;
  196. unsigned short stat_fe;
  197. unsigned short stat_ge;
  198. unsigned int maccr;
  199. #ifdef CONFIG_FTGMAC100_EGIGA
  200. /* 1000 Base-T Status Register */
  201. ftgmac100_phy_read(dev, priv->phy_addr, MII_STAT1000, &stat_ge);
  202. #endif
  203. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &stat_fe);
  204. if (!(stat_fe & BMSR_LSTATUS)) /* link status up? */
  205. return 0;
  206. /* read MAC control register and clear related bits */
  207. maccr = readl(&ftgmac100->maccr) &
  208. ~(FTGMAC100_MACCR_GIGA_MODE |
  209. FTGMAC100_MACCR_FAST_MODE |
  210. FTGMAC100_MACCR_FULLDUP);
  211. #ifdef CONFIG_FTGMAC100_EGIGA
  212. if (stat_ge & LPA_1000FULL) {
  213. /* set gmac for 1000BaseTX and Full Duplex */
  214. maccr |= FTGMAC100_MACCR_GIGA_MODE | FTGMAC100_MACCR_FULLDUP;
  215. }
  216. if (stat_ge & LPA_1000HALF) {
  217. /* set gmac for 1000BaseTX and Half Duplex */
  218. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  219. }
  220. #endif
  221. if (stat_fe & BMSR_100FULL) {
  222. /* set MII for 100BaseTX and Full Duplex */
  223. maccr |= FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_FULLDUP;
  224. }
  225. if (stat_fe & BMSR_10FULL) {
  226. /* set MII for 10BaseT and Full Duplex */
  227. maccr |= FTGMAC100_MACCR_FULLDUP;
  228. }
  229. if (stat_fe & BMSR_100HALF) {
  230. /* set MII for 100BaseTX and Half Duplex */
  231. maccr |= FTGMAC100_MACCR_FAST_MODE;
  232. }
  233. if (stat_fe & BMSR_10HALF) {
  234. /* set MII for 10BaseT and Half Duplex */
  235. /* we have already clear these bits, do nothing */
  236. ;
  237. }
  238. /* update MII config into maccr */
  239. writel(maccr, &ftgmac100->maccr);
  240. return 1;
  241. }
  242. /*
  243. * Reset MAC
  244. */
  245. static void ftgmac100_reset(struct eth_device *dev)
  246. {
  247. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  248. debug("%s()\n", __func__);
  249. writel(FTGMAC100_MACCR_SW_RST, &ftgmac100->maccr);
  250. while (readl(&ftgmac100->maccr) & FTGMAC100_MACCR_SW_RST)
  251. ;
  252. }
  253. /*
  254. * Set MAC address
  255. */
  256. static void ftgmac100_set_mac(struct eth_device *dev,
  257. const unsigned char *mac)
  258. {
  259. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  260. unsigned int maddr = mac[0] << 8 | mac[1];
  261. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  262. debug("%s(%x %x)\n", __func__, maddr, laddr);
  263. writel(maddr, &ftgmac100->mac_madr);
  264. writel(laddr, &ftgmac100->mac_ladr);
  265. }
  266. static void ftgmac100_set_mac_from_env(struct eth_device *dev)
  267. {
  268. eth_env_get_enetaddr("ethaddr", dev->enetaddr);
  269. ftgmac100_set_mac(dev, dev->enetaddr);
  270. }
  271. /*
  272. * disable transmitter, receiver
  273. */
  274. static void ftgmac100_halt(struct eth_device *dev)
  275. {
  276. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  277. debug("%s()\n", __func__);
  278. writel(0, &ftgmac100->maccr);
  279. }
  280. static int ftgmac100_init(struct eth_device *dev, bd_t *bd)
  281. {
  282. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  283. struct ftgmac100_data *priv = dev->priv;
  284. struct ftgmac100_txdes *txdes;
  285. struct ftgmac100_rxdes *rxdes;
  286. unsigned int maccr;
  287. void *buf;
  288. int i;
  289. debug("%s()\n", __func__);
  290. if (!priv->txdes) {
  291. txdes = dma_alloc_coherent(
  292. sizeof(*txdes) * PKTBUFSTX, &priv->txdes_dma);
  293. if (!txdes)
  294. panic("ftgmac100: out of memory\n");
  295. memset(txdes, 0, sizeof(*txdes) * PKTBUFSTX);
  296. priv->txdes = txdes;
  297. }
  298. txdes = priv->txdes;
  299. if (!priv->rxdes) {
  300. rxdes = dma_alloc_coherent(
  301. sizeof(*rxdes) * PKTBUFSRX, &priv->rxdes_dma);
  302. if (!rxdes)
  303. panic("ftgmac100: out of memory\n");
  304. memset(rxdes, 0, sizeof(*rxdes) * PKTBUFSRX);
  305. priv->rxdes = rxdes;
  306. }
  307. rxdes = priv->rxdes;
  308. /* set the ethernet address */
  309. ftgmac100_set_mac_from_env(dev);
  310. /* disable all interrupts */
  311. writel(0, &ftgmac100->ier);
  312. /* initialize descriptors */
  313. priv->tx_index = 0;
  314. priv->rx_index = 0;
  315. txdes[PKTBUFSTX - 1].txdes0 = FTGMAC100_TXDES0_EDOTR;
  316. rxdes[PKTBUFSRX - 1].rxdes0 = FTGMAC100_RXDES0_EDORR;
  317. for (i = 0; i < PKTBUFSTX; i++) {
  318. /* TXBUF_BADR */
  319. if (!txdes[i].txdes2) {
  320. buf = memalign(ARCH_DMA_MINALIGN, CFG_XBUF_SIZE);
  321. if (!buf)
  322. panic("ftgmac100: out of memory\n");
  323. txdes[i].txdes3 = virt_to_phys(buf);
  324. txdes[i].txdes2 = (uint)buf;
  325. }
  326. txdes[i].txdes1 = 0;
  327. }
  328. for (i = 0; i < PKTBUFSRX; i++) {
  329. /* RXBUF_BADR */
  330. if (!rxdes[i].rxdes2) {
  331. buf = net_rx_packets[i];
  332. rxdes[i].rxdes3 = virt_to_phys(buf);
  333. rxdes[i].rxdes2 = (uint)buf;
  334. }
  335. rxdes[i].rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
  336. }
  337. /* transmit ring */
  338. writel(priv->txdes_dma, &ftgmac100->txr_badr);
  339. /* receive ring */
  340. writel(priv->rxdes_dma, &ftgmac100->rxr_badr);
  341. /* poll receive descriptor automatically */
  342. writel(FTGMAC100_APTC_RXPOLL_CNT(1), &ftgmac100->aptc);
  343. /* config receive buffer size register */
  344. writel(FTGMAC100_RBSR_SIZE(RBSR_DEFAULT_VALUE), &ftgmac100->rbsr);
  345. /* enable transmitter, receiver */
  346. maccr = FTGMAC100_MACCR_TXMAC_EN |
  347. FTGMAC100_MACCR_RXMAC_EN |
  348. FTGMAC100_MACCR_TXDMA_EN |
  349. FTGMAC100_MACCR_RXDMA_EN |
  350. FTGMAC100_MACCR_CRC_APD |
  351. FTGMAC100_MACCR_FULLDUP |
  352. FTGMAC100_MACCR_RX_RUNT |
  353. FTGMAC100_MACCR_RX_BROADPKT;
  354. writel(maccr, &ftgmac100->maccr);
  355. if (!ftgmac100_phy_init(dev)) {
  356. if (!ftgmac100_update_link_speed(dev))
  357. return -1;
  358. }
  359. return 0;
  360. }
  361. /*
  362. * Get a data block via Ethernet
  363. */
  364. static int ftgmac100_recv(struct eth_device *dev)
  365. {
  366. struct ftgmac100_data *priv = dev->priv;
  367. struct ftgmac100_rxdes *curr_des;
  368. unsigned short rxlen;
  369. curr_des = &priv->rxdes[priv->rx_index];
  370. if (!(curr_des->rxdes0 & FTGMAC100_RXDES0_RXPKT_RDY))
  371. return -1;
  372. if (curr_des->rxdes0 & (FTGMAC100_RXDES0_RX_ERR |
  373. FTGMAC100_RXDES0_CRC_ERR |
  374. FTGMAC100_RXDES0_FTL |
  375. FTGMAC100_RXDES0_RUNT |
  376. FTGMAC100_RXDES0_RX_ODD_NB)) {
  377. return -1;
  378. }
  379. rxlen = FTGMAC100_RXDES0_VDBC(curr_des->rxdes0);
  380. debug("%s(): RX buffer %d, %x received\n",
  381. __func__, priv->rx_index, rxlen);
  382. /* invalidate d-cache */
  383. dma_map_single((void *)curr_des->rxdes2, rxlen, DMA_FROM_DEVICE);
  384. /* pass the packet up to the protocol layers. */
  385. net_process_received_packet((void *)curr_des->rxdes2, rxlen);
  386. /* release buffer to DMA */
  387. curr_des->rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
  388. priv->rx_index = (priv->rx_index + 1) % PKTBUFSRX;
  389. return 0;
  390. }
  391. /*
  392. * Send a data block via Ethernet
  393. */
  394. static int ftgmac100_send(struct eth_device *dev, void *packet, int length)
  395. {
  396. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  397. struct ftgmac100_data *priv = dev->priv;
  398. struct ftgmac100_txdes *curr_des = &priv->txdes[priv->tx_index];
  399. if (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
  400. debug("%s(): no TX descriptor available\n", __func__);
  401. return -1;
  402. }
  403. debug("%s(%x, %x)\n", __func__, (int)packet, length);
  404. length = (length < ETH_ZLEN) ? ETH_ZLEN : length;
  405. memcpy((void *)curr_des->txdes2, (void *)packet, length);
  406. dma_map_single((void *)curr_des->txdes2, length, DMA_TO_DEVICE);
  407. /* only one descriptor on TXBUF */
  408. curr_des->txdes0 &= FTGMAC100_TXDES0_EDOTR;
  409. curr_des->txdes0 |= FTGMAC100_TXDES0_FTS |
  410. FTGMAC100_TXDES0_LTS |
  411. FTGMAC100_TXDES0_TXBUF_SIZE(length) |
  412. FTGMAC100_TXDES0_TXDMA_OWN ;
  413. /* start transmit */
  414. writel(1, &ftgmac100->txpd);
  415. debug("%s(): packet sent\n", __func__);
  416. priv->tx_index = (priv->tx_index + 1) % PKTBUFSTX;
  417. return 0;
  418. }
  419. int ftgmac100_initialize(bd_t *bd)
  420. {
  421. struct eth_device *dev;
  422. struct ftgmac100_data *priv;
  423. dev = malloc(sizeof *dev);
  424. if (!dev) {
  425. printf("%s(): failed to allocate dev\n", __func__);
  426. goto out;
  427. }
  428. /* Transmit and receive descriptors should align to 16 bytes */
  429. priv = memalign(16, sizeof(struct ftgmac100_data));
  430. if (!priv) {
  431. printf("%s(): failed to allocate priv\n", __func__);
  432. goto free_dev;
  433. }
  434. memset(dev, 0, sizeof(*dev));
  435. memset(priv, 0, sizeof(*priv));
  436. strcpy(dev->name, "FTGMAC100");
  437. dev->iobase = CONFIG_FTGMAC100_BASE;
  438. dev->init = ftgmac100_init;
  439. dev->halt = ftgmac100_halt;
  440. dev->send = ftgmac100_send;
  441. dev->recv = ftgmac100_recv;
  442. dev->priv = priv;
  443. eth_register(dev);
  444. ftgmac100_reset(dev);
  445. return 1;
  446. free_dev:
  447. free(dev);
  448. out:
  449. return 0;
  450. }