stm32f7_gpio.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  4. * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
  5. */
  6. #include <common.h>
  7. #include <clk.h>
  8. #include <dm.h>
  9. #include <fdtdec.h>
  10. #include <asm/arch/gpio.h>
  11. #include <asm/arch/stm32.h>
  12. #include <asm/gpio.h>
  13. #include <asm/io.h>
  14. #include <linux/errno.h>
  15. #include <linux/io.h>
  16. #define STM32_GPIOS_PER_BANK 16
  17. #define MODE_BITS(gpio_pin) (gpio_pin * 2)
  18. #define MODE_BITS_MASK 3
  19. #define IN_OUT_BIT_INDEX(gpio_pin) (1UL << (gpio_pin))
  20. static int stm32_gpio_direction_input(struct udevice *dev, unsigned offset)
  21. {
  22. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  23. struct stm32_gpio_regs *regs = priv->regs;
  24. int bits_index = MODE_BITS(offset);
  25. int mask = MODE_BITS_MASK << bits_index;
  26. clrsetbits_le32(&regs->moder, mask, STM32_GPIO_MODE_IN << bits_index);
  27. return 0;
  28. }
  29. static int stm32_gpio_direction_output(struct udevice *dev, unsigned offset,
  30. int value)
  31. {
  32. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  33. struct stm32_gpio_regs *regs = priv->regs;
  34. int bits_index = MODE_BITS(offset);
  35. int mask = MODE_BITS_MASK << bits_index;
  36. clrsetbits_le32(&regs->moder, mask, STM32_GPIO_MODE_OUT << bits_index);
  37. mask = IN_OUT_BIT_INDEX(offset);
  38. clrsetbits_le32(&regs->odr, mask, value ? mask : 0);
  39. return 0;
  40. }
  41. static int stm32_gpio_get_value(struct udevice *dev, unsigned offset)
  42. {
  43. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  44. struct stm32_gpio_regs *regs = priv->regs;
  45. return readl(&regs->idr) & IN_OUT_BIT_INDEX(offset) ? 1 : 0;
  46. }
  47. static int stm32_gpio_set_value(struct udevice *dev, unsigned offset, int value)
  48. {
  49. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  50. struct stm32_gpio_regs *regs = priv->regs;
  51. int mask = IN_OUT_BIT_INDEX(offset);
  52. clrsetbits_le32(&regs->odr, mask, value ? mask : 0);
  53. return 0;
  54. }
  55. static const struct dm_gpio_ops gpio_stm32_ops = {
  56. .direction_input = stm32_gpio_direction_input,
  57. .direction_output = stm32_gpio_direction_output,
  58. .get_value = stm32_gpio_get_value,
  59. .set_value = stm32_gpio_set_value,
  60. };
  61. static int gpio_stm32_probe(struct udevice *dev)
  62. {
  63. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  64. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  65. fdt_addr_t addr;
  66. const char *name;
  67. addr = dev_read_addr(dev);
  68. if (addr == FDT_ADDR_T_NONE)
  69. return -EINVAL;
  70. priv->regs = (struct stm32_gpio_regs *)addr;
  71. name = dev_read_string(dev, "st,bank-name");
  72. if (!name)
  73. return -EINVAL;
  74. uc_priv->bank_name = name;
  75. uc_priv->gpio_count = dev_read_u32_default(dev, "ngpios",
  76. STM32_GPIOS_PER_BANK);
  77. debug("%s, addr = 0x%p, bank_name = %s\n", __func__, (u32 *)priv->regs,
  78. uc_priv->bank_name);
  79. #ifdef CONFIG_CLK
  80. struct clk clk;
  81. int ret;
  82. ret = clk_get_by_index(dev, 0, &clk);
  83. if (ret < 0)
  84. return ret;
  85. ret = clk_enable(&clk);
  86. if (ret) {
  87. dev_err(dev, "failed to enable clock\n");
  88. return ret;
  89. }
  90. debug("clock enabled for device %s\n", dev->name);
  91. #endif
  92. return 0;
  93. }
  94. static const struct udevice_id stm32_gpio_ids[] = {
  95. { .compatible = "st,stm32-gpio" },
  96. { }
  97. };
  98. U_BOOT_DRIVER(gpio_stm32) = {
  99. .name = "gpio_stm32",
  100. .id = UCLASS_GPIO,
  101. .of_match = stm32_gpio_ids,
  102. .probe = gpio_stm32_probe,
  103. .ops = &gpio_stm32_ops,
  104. .flags = DM_FLAG_PRE_RELOC | DM_UC_FLAG_SEQ_ALIAS,
  105. .priv_auto_alloc_size = sizeof(struct stm32_gpio_priv),
  106. };