mpc8xxx_gpio.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2016
  4. * Mario Six, Guntermann & Drunck GmbH, mario.six@gdsys.cc
  5. *
  6. * based on arch/powerpc/include/asm/mpc85xx_gpio.h, which is
  7. *
  8. * Copyright 2010 eXMeritus, A Boeing Company
  9. */
  10. #include <common.h>
  11. #include <dm.h>
  12. #include <mapmem.h>
  13. #include <asm/gpio.h>
  14. struct ccsr_gpio {
  15. u32 gpdir;
  16. u32 gpodr;
  17. u32 gpdat;
  18. u32 gpier;
  19. u32 gpimr;
  20. u32 gpicr;
  21. };
  22. struct mpc8xxx_gpio_data {
  23. /* The bank's register base in memory */
  24. struct ccsr_gpio __iomem *base;
  25. /* The address of the registers; used to identify the bank */
  26. ulong addr;
  27. /* The GPIO count of the bank */
  28. uint gpio_count;
  29. /* The GPDAT register cannot be used to determine the value of output
  30. * pins on MPC8572/MPC8536, so we shadow it and use the shadowed value
  31. * for output pins
  32. */
  33. u32 dat_shadow;
  34. ulong type;
  35. };
  36. enum {
  37. MPC8XXX_GPIO_TYPE,
  38. MPC5121_GPIO_TYPE,
  39. };
  40. inline u32 gpio_mask(uint gpio)
  41. {
  42. return (1U << (31 - (gpio)));
  43. }
  44. static inline u32 mpc8xxx_gpio_get_val(struct ccsr_gpio *base, u32 mask)
  45. {
  46. return in_be32(&base->gpdat) & mask;
  47. }
  48. static inline u32 mpc8xxx_gpio_get_dir(struct ccsr_gpio *base, u32 mask)
  49. {
  50. return in_be32(&base->gpdir) & mask;
  51. }
  52. static inline void mpc8xxx_gpio_set_in(struct ccsr_gpio *base, u32 gpios)
  53. {
  54. clrbits_be32(&base->gpdat, gpios);
  55. /* GPDIR register 0 -> input */
  56. clrbits_be32(&base->gpdir, gpios);
  57. }
  58. static inline void mpc8xxx_gpio_set_low(struct ccsr_gpio *base, u32 gpios)
  59. {
  60. clrbits_be32(&base->gpdat, gpios);
  61. /* GPDIR register 1 -> output */
  62. setbits_be32(&base->gpdir, gpios);
  63. }
  64. static inline void mpc8xxx_gpio_set_high(struct ccsr_gpio *base, u32 gpios)
  65. {
  66. setbits_be32(&base->gpdat, gpios);
  67. /* GPDIR register 1 -> output */
  68. setbits_be32(&base->gpdir, gpios);
  69. }
  70. static inline int mpc8xxx_gpio_open_drain_val(struct ccsr_gpio *base, u32 mask)
  71. {
  72. return in_be32(&base->gpodr) & mask;
  73. }
  74. static inline void mpc8xxx_gpio_open_drain_on(struct ccsr_gpio *base, u32
  75. gpios)
  76. {
  77. /* GPODR register 1 -> open drain on */
  78. setbits_be32(&base->gpodr, gpios);
  79. }
  80. static inline void mpc8xxx_gpio_open_drain_off(struct ccsr_gpio *base,
  81. u32 gpios)
  82. {
  83. /* GPODR register 0 -> open drain off (actively driven) */
  84. clrbits_be32(&base->gpodr, gpios);
  85. }
  86. static int mpc8xxx_gpio_direction_input(struct udevice *dev, uint gpio)
  87. {
  88. struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
  89. mpc8xxx_gpio_set_in(data->base, gpio_mask(gpio));
  90. return 0;
  91. }
  92. static int mpc8xxx_gpio_set_value(struct udevice *dev, uint gpio, int value)
  93. {
  94. struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
  95. if (value) {
  96. data->dat_shadow |= gpio_mask(gpio);
  97. mpc8xxx_gpio_set_high(data->base, gpio_mask(gpio));
  98. } else {
  99. data->dat_shadow &= ~gpio_mask(gpio);
  100. mpc8xxx_gpio_set_low(data->base, gpio_mask(gpio));
  101. }
  102. return 0;
  103. }
  104. static int mpc8xxx_gpio_direction_output(struct udevice *dev, uint gpio,
  105. int value)
  106. {
  107. struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
  108. /* GPIO 28..31 are input only on MPC5121 */
  109. if (data->type == MPC5121_GPIO_TYPE && gpio >= 28)
  110. return -EINVAL;
  111. return mpc8xxx_gpio_set_value(dev, gpio, value);
  112. }
  113. static int mpc8xxx_gpio_get_value(struct udevice *dev, uint gpio)
  114. {
  115. struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
  116. if (!!mpc8xxx_gpio_get_dir(data->base, gpio_mask(gpio))) {
  117. /* Output -> use shadowed value */
  118. return !!(data->dat_shadow & gpio_mask(gpio));
  119. }
  120. /* Input -> read value from GPDAT register */
  121. return !!mpc8xxx_gpio_get_val(data->base, gpio_mask(gpio));
  122. }
  123. static int mpc8xxx_gpio_get_open_drain(struct udevice *dev, uint gpio)
  124. {
  125. struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
  126. return !!mpc8xxx_gpio_open_drain_val(data->base, gpio_mask(gpio));
  127. }
  128. static int mpc8xxx_gpio_set_open_drain(struct udevice *dev, uint gpio,
  129. int value)
  130. {
  131. struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
  132. if (value)
  133. mpc8xxx_gpio_open_drain_on(data->base, gpio_mask(gpio));
  134. else
  135. mpc8xxx_gpio_open_drain_off(data->base, gpio_mask(gpio));
  136. return 0;
  137. }
  138. static int mpc8xxx_gpio_get_function(struct udevice *dev, uint gpio)
  139. {
  140. struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
  141. int dir;
  142. dir = !!mpc8xxx_gpio_get_dir(data->base, gpio_mask(gpio));
  143. return dir ? GPIOF_OUTPUT : GPIOF_INPUT;
  144. }
  145. #if CONFIG_IS_ENABLED(OF_CONTROL)
  146. static int mpc8xxx_gpio_ofdata_to_platdata(struct udevice *dev)
  147. {
  148. struct mpc8xxx_gpio_plat *plat = dev_get_platdata(dev);
  149. fdt_addr_t addr;
  150. u32 reg[2];
  151. dev_read_u32_array(dev, "reg", reg, 2);
  152. addr = dev_translate_address(dev, reg);
  153. plat->addr = addr;
  154. plat->size = reg[1];
  155. plat->ngpios = dev_read_u32_default(dev, "ngpios", 32);
  156. return 0;
  157. }
  158. #endif
  159. static int mpc8xxx_gpio_platdata_to_priv(struct udevice *dev)
  160. {
  161. struct mpc8xxx_gpio_data *priv = dev_get_priv(dev);
  162. struct mpc8xxx_gpio_plat *plat = dev_get_platdata(dev);
  163. unsigned long size = plat->size;
  164. ulong driver_data = dev_get_driver_data(dev);
  165. if (size == 0)
  166. size = 0x100;
  167. priv->addr = plat->addr;
  168. priv->base = map_sysmem(plat->addr, size);
  169. if (!priv->base)
  170. return -ENOMEM;
  171. priv->gpio_count = plat->ngpios;
  172. priv->dat_shadow = 0;
  173. priv->type = driver_data;
  174. return 0;
  175. }
  176. static int mpc8xxx_gpio_probe(struct udevice *dev)
  177. {
  178. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  179. struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
  180. char name[32], *str;
  181. mpc8xxx_gpio_platdata_to_priv(dev);
  182. snprintf(name, sizeof(name), "MPC@%lx_", data->addr);
  183. str = strdup(name);
  184. if (!str)
  185. return -ENOMEM;
  186. uc_priv->bank_name = str;
  187. uc_priv->gpio_count = data->gpio_count;
  188. return 0;
  189. }
  190. static const struct dm_gpio_ops gpio_mpc8xxx_ops = {
  191. .direction_input = mpc8xxx_gpio_direction_input,
  192. .direction_output = mpc8xxx_gpio_direction_output,
  193. .get_value = mpc8xxx_gpio_get_value,
  194. .set_value = mpc8xxx_gpio_set_value,
  195. .get_open_drain = mpc8xxx_gpio_get_open_drain,
  196. .set_open_drain = mpc8xxx_gpio_set_open_drain,
  197. .get_function = mpc8xxx_gpio_get_function,
  198. };
  199. static const struct udevice_id mpc8xxx_gpio_ids[] = {
  200. { .compatible = "fsl,pq3-gpio", .data = MPC8XXX_GPIO_TYPE },
  201. { .compatible = "fsl,mpc8308-gpio", .data = MPC8XXX_GPIO_TYPE },
  202. { .compatible = "fsl,mpc8349-gpio", .data = MPC8XXX_GPIO_TYPE },
  203. { .compatible = "fsl,mpc8572-gpio", .data = MPC8XXX_GPIO_TYPE},
  204. { .compatible = "fsl,mpc8610-gpio", .data = MPC8XXX_GPIO_TYPE},
  205. { .compatible = "fsl,mpc5121-gpio", .data = MPC5121_GPIO_TYPE, },
  206. { .compatible = "fsl,qoriq-gpio", .data = MPC8XXX_GPIO_TYPE },
  207. { /* sentinel */ }
  208. };
  209. U_BOOT_DRIVER(gpio_mpc8xxx) = {
  210. .name = "gpio_mpc8xxx",
  211. .id = UCLASS_GPIO,
  212. .ops = &gpio_mpc8xxx_ops,
  213. #if CONFIG_IS_ENABLED(OF_CONTROL)
  214. .ofdata_to_platdata = mpc8xxx_gpio_ofdata_to_platdata,
  215. .platdata_auto_alloc_size = sizeof(struct mpc8xxx_gpio_plat),
  216. .of_match = mpc8xxx_gpio_ids,
  217. #endif
  218. .probe = mpc8xxx_gpio_probe,
  219. .priv_auto_alloc_size = sizeof(struct mpc8xxx_gpio_data),
  220. };