gpio-rcar.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
  4. */
  5. #include <common.h>
  6. #include <clk.h>
  7. #include <dm.h>
  8. #include <errno.h>
  9. #include <asm/gpio.h>
  10. #include <asm/io.h>
  11. #include "../pinctrl/renesas/sh_pfc.h"
  12. #define GPIO_IOINTSEL 0x00 /* General IO/Interrupt Switching Register */
  13. #define GPIO_INOUTSEL 0x04 /* General Input/Output Switching Register */
  14. #define GPIO_OUTDT 0x08 /* General Output Register */
  15. #define GPIO_INDT 0x0c /* General Input Register */
  16. #define GPIO_INTDT 0x10 /* Interrupt Display Register */
  17. #define GPIO_INTCLR 0x14 /* Interrupt Clear Register */
  18. #define GPIO_INTMSK 0x18 /* Interrupt Mask Register */
  19. #define GPIO_MSKCLR 0x1c /* Interrupt Mask Clear Register */
  20. #define GPIO_POSNEG 0x20 /* Positive/Negative Logic Select Register */
  21. #define GPIO_EDGLEVEL 0x24 /* Edge/level Select Register */
  22. #define GPIO_FILONOFF 0x28 /* Chattering Prevention On/Off Register */
  23. #define GPIO_BOTHEDGE 0x4c /* One Edge/Both Edge Select Register */
  24. #define RCAR_MAX_GPIO_PER_BANK 32
  25. DECLARE_GLOBAL_DATA_PTR;
  26. struct rcar_gpio_priv {
  27. void __iomem *regs;
  28. int pfc_offset;
  29. };
  30. static int rcar_gpio_get_value(struct udevice *dev, unsigned offset)
  31. {
  32. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  33. const u32 bit = BIT(offset);
  34. /*
  35. * Testing on r8a7790 shows that INDT does not show correct pin state
  36. * when configured as output, so use OUTDT in case of output pins.
  37. */
  38. if (readl(priv->regs + GPIO_INOUTSEL) & bit)
  39. return !!(readl(priv->regs + GPIO_OUTDT) & bit);
  40. else
  41. return !!(readl(priv->regs + GPIO_INDT) & bit);
  42. }
  43. static int rcar_gpio_set_value(struct udevice *dev, unsigned offset,
  44. int value)
  45. {
  46. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  47. if (value)
  48. setbits_le32(priv->regs + GPIO_OUTDT, BIT(offset));
  49. else
  50. clrbits_le32(priv->regs + GPIO_OUTDT, BIT(offset));
  51. return 0;
  52. }
  53. static void rcar_gpio_set_direction(void __iomem *regs, unsigned offset,
  54. bool output)
  55. {
  56. /*
  57. * follow steps in the GPIO documentation for
  58. * "Setting General Output Mode" and
  59. * "Setting General Input Mode"
  60. */
  61. /* Configure postive logic in POSNEG */
  62. clrbits_le32(regs + GPIO_POSNEG, BIT(offset));
  63. /* Select "General Input/Output Mode" in IOINTSEL */
  64. clrbits_le32(regs + GPIO_IOINTSEL, BIT(offset));
  65. /* Select Input Mode or Output Mode in INOUTSEL */
  66. if (output)
  67. setbits_le32(regs + GPIO_INOUTSEL, BIT(offset));
  68. else
  69. clrbits_le32(regs + GPIO_INOUTSEL, BIT(offset));
  70. }
  71. static int rcar_gpio_direction_input(struct udevice *dev, unsigned offset)
  72. {
  73. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  74. rcar_gpio_set_direction(priv->regs, offset, false);
  75. return 0;
  76. }
  77. static int rcar_gpio_direction_output(struct udevice *dev, unsigned offset,
  78. int value)
  79. {
  80. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  81. /* write GPIO value to output before selecting output mode of pin */
  82. rcar_gpio_set_value(dev, offset, value);
  83. rcar_gpio_set_direction(priv->regs, offset, true);
  84. return 0;
  85. }
  86. static int rcar_gpio_get_function(struct udevice *dev, unsigned offset)
  87. {
  88. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  89. if (readl(priv->regs + GPIO_INOUTSEL) & BIT(offset))
  90. return GPIOF_OUTPUT;
  91. else
  92. return GPIOF_INPUT;
  93. }
  94. static int rcar_gpio_request(struct udevice *dev, unsigned offset,
  95. const char *label)
  96. {
  97. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  98. struct udevice *pctldev;
  99. int ret;
  100. ret = uclass_get_device(UCLASS_PINCTRL, 0, &pctldev);
  101. if (ret)
  102. return ret;
  103. return sh_pfc_config_mux_for_gpio(pctldev, priv->pfc_offset + offset);
  104. }
  105. static const struct dm_gpio_ops rcar_gpio_ops = {
  106. .request = rcar_gpio_request,
  107. .direction_input = rcar_gpio_direction_input,
  108. .direction_output = rcar_gpio_direction_output,
  109. .get_value = rcar_gpio_get_value,
  110. .set_value = rcar_gpio_set_value,
  111. .get_function = rcar_gpio_get_function,
  112. };
  113. static int rcar_gpio_probe(struct udevice *dev)
  114. {
  115. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  116. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  117. struct fdtdec_phandle_args args;
  118. struct clk clk;
  119. int node = dev_of_offset(dev);
  120. int ret;
  121. priv->regs = (void __iomem *)devfdt_get_addr(dev);
  122. uc_priv->bank_name = dev->name;
  123. ret = fdtdec_parse_phandle_with_args(gd->fdt_blob, node, "gpio-ranges",
  124. NULL, 3, 0, &args);
  125. priv->pfc_offset = ret == 0 ? args.args[1] : -1;
  126. uc_priv->gpio_count = ret == 0 ? args.args[2] : RCAR_MAX_GPIO_PER_BANK;
  127. ret = clk_get_by_index(dev, 0, &clk);
  128. if (ret < 0) {
  129. dev_err(dev, "Failed to get GPIO bank clock\n");
  130. return ret;
  131. }
  132. ret = clk_enable(&clk);
  133. clk_free(&clk);
  134. if (ret) {
  135. dev_err(dev, "Failed to enable GPIO bank clock\n");
  136. return ret;
  137. }
  138. return 0;
  139. }
  140. static const struct udevice_id rcar_gpio_ids[] = {
  141. { .compatible = "renesas,gpio-r8a7795" },
  142. { .compatible = "renesas,gpio-r8a7796" },
  143. { .compatible = "renesas,gpio-r8a77965" },
  144. { .compatible = "renesas,gpio-r8a77970" },
  145. { .compatible = "renesas,gpio-r8a77990" },
  146. { .compatible = "renesas,gpio-r8a77995" },
  147. { .compatible = "renesas,rcar-gen2-gpio" },
  148. { .compatible = "renesas,rcar-gen3-gpio" },
  149. { /* sentinel */ }
  150. };
  151. U_BOOT_DRIVER(rcar_gpio) = {
  152. .name = "rcar-gpio",
  153. .id = UCLASS_GPIO,
  154. .of_match = rcar_gpio_ids,
  155. .ops = &rcar_gpio_ops,
  156. .priv_auto_alloc_size = sizeof(struct rcar_gpio_priv),
  157. .probe = rcar_gpio_probe,
  158. };