me_common.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * From Coreboot src/southbridge/intel/bd82x6x/me.h
  4. *
  5. * Coreboot copies lots of code around. Here we are trying to keep the common
  6. * code in a separate file to reduce code duplication and hopefully make it
  7. * easier to add new platform.
  8. *
  9. * Copyright (C) 2016 Google, Inc
  10. */
  11. #ifndef __ASM_ME_COMMON_H
  12. #define __ASM_ME_COMMON_H
  13. #include <linux/compiler.h>
  14. #include <linux/types.h>
  15. #include <pci.h>
  16. #define MCHBAR_PEI_VERSION 0x5034
  17. #define ME_RETRY 100000 /* 1 second */
  18. #define ME_DELAY 10 /* 10 us */
  19. /*
  20. * Management Engine PCI registers
  21. */
  22. #define PCI_CPU_MEBASE_L 0x70 /* Set by MRC */
  23. #define PCI_CPU_MEBASE_H 0x74 /* Set by MRC */
  24. #define PCI_ME_HFS 0x40
  25. #define ME_HFS_CWS_RESET 0
  26. #define ME_HFS_CWS_INIT 1
  27. #define ME_HFS_CWS_REC 2
  28. #define ME_HFS_CWS_NORMAL 5
  29. #define ME_HFS_CWS_WAIT 6
  30. #define ME_HFS_CWS_TRANS 7
  31. #define ME_HFS_CWS_INVALID 8
  32. #define ME_HFS_STATE_PREBOOT 0
  33. #define ME_HFS_STATE_M0_UMA 1
  34. #define ME_HFS_STATE_M3 4
  35. #define ME_HFS_STATE_M0 5
  36. #define ME_HFS_STATE_BRINGUP 6
  37. #define ME_HFS_STATE_ERROR 7
  38. #define ME_HFS_ERROR_NONE 0
  39. #define ME_HFS_ERROR_UNCAT 1
  40. #define ME_HFS_ERROR_IMAGE 3
  41. #define ME_HFS_ERROR_DEBUG 4
  42. #define ME_HFS_MODE_NORMAL 0
  43. #define ME_HFS_MODE_DEBUG 2
  44. #define ME_HFS_MODE_DIS 3
  45. #define ME_HFS_MODE_OVER_JMPR 4
  46. #define ME_HFS_MODE_OVER_MEI 5
  47. #define ME_HFS_BIOS_DRAM_ACK 1
  48. #define ME_HFS_ACK_NO_DID 0
  49. #define ME_HFS_ACK_RESET 1
  50. #define ME_HFS_ACK_PWR_CYCLE 2
  51. #define ME_HFS_ACK_S3 3
  52. #define ME_HFS_ACK_S4 4
  53. #define ME_HFS_ACK_S5 5
  54. #define ME_HFS_ACK_GBL_RESET 6
  55. #define ME_HFS_ACK_CONTINUE 7
  56. struct me_hfs {
  57. u32 working_state:4;
  58. u32 mfg_mode:1;
  59. u32 fpt_bad:1;
  60. u32 operation_state:3;
  61. u32 fw_init_complete:1;
  62. u32 ft_bup_ld_flr:1;
  63. u32 update_in_progress:1;
  64. u32 error_code:4;
  65. u32 operation_mode:4;
  66. u32 reserved:4;
  67. u32 boot_options_present:1;
  68. u32 ack_data:3;
  69. u32 bios_msg_ack:4;
  70. } __packed;
  71. #define PCI_ME_UMA 0x44
  72. struct me_uma {
  73. u32 size:6;
  74. u32 reserved_1:10;
  75. u32 valid:1;
  76. u32 reserved_0:14;
  77. u32 set_to_one:1;
  78. } __packed;
  79. #define PCI_ME_H_GS 0x4c
  80. #define ME_INIT_DONE 1
  81. #define ME_INIT_STATUS_SUCCESS 0
  82. #define ME_INIT_STATUS_NOMEM 1
  83. #define ME_INIT_STATUS_ERROR 2
  84. struct me_did {
  85. u32 uma_base:16;
  86. u32 reserved:7;
  87. u32 rapid_start:1; /* Broadwell only */
  88. u32 status:4;
  89. u32 init_done:4;
  90. } __packed;
  91. #define PCI_ME_GMES 0x48
  92. #define ME_GMES_PHASE_ROM 0
  93. #define ME_GMES_PHASE_BUP 1
  94. #define ME_GMES_PHASE_UKERNEL 2
  95. #define ME_GMES_PHASE_POLICY 3
  96. #define ME_GMES_PHASE_MODULE 4
  97. #define ME_GMES_PHASE_UNKNOWN 5
  98. #define ME_GMES_PHASE_HOST 6
  99. struct me_gmes {
  100. u32 bist_in_prog:1;
  101. u32 icc_prog_sts:2;
  102. u32 invoke_mebx:1;
  103. u32 cpu_replaced_sts:1;
  104. u32 mbp_rdy:1;
  105. u32 mfs_failure:1;
  106. u32 warm_rst_req_for_df:1;
  107. u32 cpu_replaced_valid:1;
  108. u32 reserved_1:2;
  109. u32 fw_upd_ipu:1;
  110. u32 reserved_2:4;
  111. u32 current_state:8;
  112. u32 current_pmevent:4;
  113. u32 progress_code:4;
  114. } __packed;
  115. #define PCI_ME_HERES 0xbc
  116. #define PCI_ME_EXT_SHA1 0x00
  117. #define PCI_ME_EXT_SHA256 0x02
  118. #define PCI_ME_HER(x) (0xc0+(4*(x)))
  119. struct me_heres {
  120. u32 extend_reg_algorithm:4;
  121. u32 reserved:26;
  122. u32 extend_feature_present:1;
  123. u32 extend_reg_valid:1;
  124. } __packed;
  125. /*
  126. * Management Engine MEI registers
  127. */
  128. #define MEI_H_CB_WW 0x00
  129. #define MEI_H_CSR 0x04
  130. #define MEI_ME_CB_RW 0x08
  131. #define MEI_ME_CSR_HA 0x0c
  132. struct mei_csr {
  133. u32 interrupt_enable:1;
  134. u32 interrupt_status:1;
  135. u32 interrupt_generate:1;
  136. u32 ready:1;
  137. u32 reset:1;
  138. u32 reserved:3;
  139. u32 buffer_read_ptr:8;
  140. u32 buffer_write_ptr:8;
  141. u32 buffer_depth:8;
  142. } __packed;
  143. #define MEI_ADDRESS_CORE 0x01
  144. #define MEI_ADDRESS_AMT 0x02
  145. #define MEI_ADDRESS_RESERVED 0x03
  146. #define MEI_ADDRESS_WDT 0x04
  147. #define MEI_ADDRESS_MKHI 0x07
  148. #define MEI_ADDRESS_ICC 0x08
  149. #define MEI_ADDRESS_THERMAL 0x09
  150. #define MEI_HOST_ADDRESS 0
  151. struct mei_header {
  152. u32 client_address:8;
  153. u32 host_address:8;
  154. u32 length:9;
  155. u32 reserved:6;
  156. u32 is_complete:1;
  157. } __packed;
  158. #define MKHI_GROUP_ID_CBM 0x00
  159. #define MKHI_GROUP_ID_FWCAPS 0x03
  160. #define MKHI_GROUP_ID_MDES 0x08
  161. #define MKHI_GROUP_ID_GEN 0xff
  162. #define MKHI_GET_FW_VERSION 0x02
  163. #define MKHI_END_OF_POST 0x0c
  164. #define MKHI_FEATURE_OVERRIDE 0x14
  165. /* Ivybridge only: */
  166. #define MKHI_GLOBAL_RESET 0x0b
  167. #define MKHI_FWCAPS_GET_RULE 0x02
  168. #define MKHI_MDES_ENABLE 0x09
  169. /* Broadwell only: */
  170. #define MKHI_GLOBAL_RESET 0x0b
  171. #define MKHI_FWCAPS_GET_RULE 0x02
  172. #define MKHI_GROUP_ID_HMRFPO 0x05
  173. #define MKHI_HMRFPO_LOCK 0x02
  174. #define MKHI_HMRFPO_LOCK_NOACK 0x05
  175. #define MKHI_MDES_ENABLE 0x09
  176. #define MKHI_END_OF_POST_NOACK 0x1a
  177. struct mkhi_header {
  178. u32 group_id:8;
  179. u32 command:7;
  180. u32 is_response:1;
  181. u32 reserved:8;
  182. u32 result:8;
  183. } __packed;
  184. struct me_fw_version {
  185. u16 code_minor;
  186. u16 code_major;
  187. u16 code_build_number;
  188. u16 code_hot_fix;
  189. u16 recovery_minor;
  190. u16 recovery_major;
  191. u16 recovery_build_number;
  192. u16 recovery_hot_fix;
  193. } __packed;
  194. #define HECI_EOP_STATUS_SUCCESS 0x0
  195. #define HECI_EOP_PERFORM_GLOBAL_RESET 0x1
  196. #define CBM_RR_GLOBAL_RESET 0x01
  197. #define GLOBAL_RESET_BIOS_MRC 0x01
  198. #define GLOBAL_RESET_BIOS_POST 0x02
  199. #define GLOBAL_RESET_MEBX 0x03
  200. struct me_global_reset {
  201. u8 request_origin;
  202. u8 reset_type;
  203. } __packed;
  204. enum me_bios_path {
  205. ME_NORMAL_BIOS_PATH,
  206. ME_S3WAKE_BIOS_PATH,
  207. ME_ERROR_BIOS_PATH,
  208. ME_RECOVERY_BIOS_PATH,
  209. ME_DISABLE_BIOS_PATH,
  210. ME_FIRMWARE_UPDATE_BIOS_PATH,
  211. };
  212. struct __packed mefwcaps_sku {
  213. u32 full_net:1;
  214. u32 std_net:1;
  215. u32 manageability:1;
  216. u32 small_business:1;
  217. u32 l3manageability:1;
  218. u32 intel_at:1;
  219. u32 intel_cls:1;
  220. u32 reserved:3;
  221. u32 intel_mpc:1;
  222. u32 icc_over_clocking:1;
  223. u32 pavp:1;
  224. u32 reserved_1:4;
  225. u32 ipv6:1;
  226. u32 kvm:1;
  227. u32 och:1;
  228. u32 vlan:1;
  229. u32 tls:1;
  230. u32 reserved_4:1;
  231. u32 wlan:1;
  232. u32 reserved_5:8;
  233. };
  234. struct __packed tdt_state_flag {
  235. u16 lock_state:1;
  236. u16 authenticate_module:1;
  237. u16 s3authentication:1;
  238. u16 flash_wear_out:1;
  239. u16 flash_variable_security:1;
  240. u16 wwan3gpresent:1; /* ivybridge only */
  241. u16 wwan3goob:1; /* ivybridge only */
  242. u16 reserved:9;
  243. };
  244. struct __packed tdt_state_info {
  245. u8 state;
  246. u8 last_theft_trigger;
  247. struct tdt_state_flag flags;
  248. };
  249. struct __packed mbp_rom_bist_data {
  250. u16 device_id;
  251. u16 fuse_test_flags;
  252. u32 umchid[4];
  253. };
  254. struct __packed mbp_platform_key {
  255. u32 key[8];
  256. };
  257. struct __packed mbp_header {
  258. u32 mbp_size:8;
  259. u32 num_entries:8;
  260. u32 rsvd:16;
  261. };
  262. struct __packed mbp_item_header {
  263. u32 app_id:8;
  264. u32 item_id:8;
  265. u32 length:8;
  266. u32 rsvd:8;
  267. };
  268. struct __packed me_fwcaps {
  269. u32 id;
  270. u8 length;
  271. struct mefwcaps_sku caps_sku;
  272. u8 reserved[3];
  273. };
  274. /**
  275. * intel_me_status() - Check Intel Management Engine status
  276. *
  277. * @me_dev: Management engine PCI device
  278. */
  279. void intel_me_status(struct udevice *me_dev);
  280. /**
  281. * intel_early_me_init() - Early Intel Management Engine init
  282. *
  283. * @me_dev: Management engine PCI device
  284. * @return 0 if OK, -ve on error
  285. */
  286. int intel_early_me_init(struct udevice *me_dev);
  287. /**
  288. * intel_early_me_uma_size() - Get UMA size from the Intel Management Engine
  289. *
  290. * @me_dev: Management engine PCI device
  291. * @return UMA size if OK, -EINVAL on error
  292. */
  293. int intel_early_me_uma_size(struct udevice *me_dev);
  294. /**
  295. * intel_early_me_init_done() - Complete Intel Management Engine init
  296. *
  297. * @dev: Northbridge device
  298. * @me_dev: Management engine PCI device
  299. * @status: Status result (ME_INIT_...)
  300. * @return 0 to continue to boot, -EINVAL on unknown result data, -ETIMEDOUT
  301. * if ME did not respond
  302. */
  303. int intel_early_me_init_done(struct udevice *dev, struct udevice *me_dev,
  304. uint status);
  305. int intel_me_hsio_version(struct udevice *dev, uint16_t *version,
  306. uint16_t *checksum);
  307. static inline void pci_read_dword_ptr(struct udevice *me_dev, void *ptr,
  308. int offset)
  309. {
  310. u32 dword;
  311. dm_pci_read_config32(me_dev, offset, &dword);
  312. memcpy(ptr, &dword, sizeof(dword));
  313. }
  314. static inline void pci_write_dword_ptr(struct udevice *me_dev, void *ptr,
  315. int offset)
  316. {
  317. u32 dword = 0;
  318. memcpy(&dword, ptr, sizeof(dword));
  319. dm_pci_write_config32(me_dev, offset, dword);
  320. }
  321. #endif