i8259.h 2.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2002
  4. * Daniel Engström, Omicron Ceti AB, daniel@omicron.se.
  5. */
  6. /* i8259.h i8259 PIC Registers */
  7. #ifndef _ASMI386_I8259_H_
  8. #define _ASMI386_I8959_H_
  9. /* PIC I/O mapped registers */
  10. #define IRR 0x0 /* Interrupt Request Register */
  11. #define ISR 0x0 /* In-Service Register */
  12. #define ICW1 0x0 /* Initialization Control Word 1 */
  13. #define OCW2 0x0 /* Operation Control Word 2 */
  14. #define OCW3 0x0 /* Operation Control Word 3 */
  15. #define ICW2 0x1 /* Initialization Control Word 2 */
  16. #define ICW3 0x1 /* Initialization Control Word 3 */
  17. #define ICW4 0x1 /* Initialization Control Word 4 */
  18. #define IMR 0x1 /* Interrupt Mask Register */
  19. /* IRR, IMR, ISR and ICW3 bits */
  20. #define IR7 0x80 /* IR7 */
  21. #define IR6 0x40 /* IR6 */
  22. #define IR5 0x20 /* IR5 */
  23. #define IR4 0x10 /* IR4 */
  24. #define IR3 0x08 /* IR3 */
  25. #define IR2 0x04 /* IR2 */
  26. #define IR1 0x02 /* IR1 */
  27. #define IR0 0x01 /* IR0 */
  28. /* SEOI bits */
  29. #define SEOI_IR7 0x07 /* IR7 */
  30. #define SEOI_IR6 0x06 /* IR6 */
  31. #define SEOI_IR5 0x05 /* IR5 */
  32. #define SEOI_IR4 0x04 /* IR4 */
  33. #define SEOI_IR3 0x03 /* IR3 */
  34. #define SEOI_IR2 0x02 /* IR2 */
  35. #define SEOI_IR1 0x01 /* IR1 */
  36. #define SEOI_IR0 0x00 /* IR0 */
  37. /* OCW2 bits */
  38. #define OCW2_RCLR 0x00 /* Rotate/clear */
  39. #define OCW2_NEOI 0x20 /* Non specific EOI */
  40. #define OCW2_NOP 0x40 /* NOP */
  41. #define OCW2_SEOI 0x60 /* Specific EOI */
  42. #define OCW2_RSET 0x80 /* Rotate/set */
  43. #define OCW2_REOI 0xa0 /* Rotate on non specific EOI */
  44. #define OCW2_PSET 0xc0 /* Priority Set Command */
  45. #define OCW2_RSEOI 0xe0 /* Rotate on specific EOI */
  46. /* ICW1 bits */
  47. #define ICW1_SEL 0x10 /* Select ICW1 */
  48. #define ICW1_LTIM 0x08 /* Level-Triggered Interrupt Mode */
  49. #define ICW1_ADI 0x04 /* Address Interval */
  50. #define ICW1_SNGL 0x02 /* Single PIC */
  51. #define ICW1_EICW4 0x01 /* Expect initilization ICW4 */
  52. /*
  53. * ICW2 is the starting vector number
  54. *
  55. * ICW2 is bit-mask of present slaves for a master device,
  56. * or the slave ID for a slave device
  57. */
  58. /* ICW4 bits */
  59. #define ICW4_AEOI 0x02 /* Automatic EOI Mode */
  60. #define ICW4_PM 0x01 /* Microprocessor Mode */
  61. #define ELCR1 0x4d0
  62. #define ELCR2 0x4d1
  63. int i8259_init(void);
  64. #endif /* _ASMI386_I8959_H_ */