pei_data.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /* SPDX-License-Identifier: BSD-3-Clause */
  2. /*
  3. * From Coreboot soc/intel/broadwell/include/soc/pei_data.h
  4. *
  5. * Copyright (C) 2014 Google Inc.
  6. */
  7. #ifndef ASM_ARCH_PEI_DATA_H
  8. #define ASM_ARCH_PEI_DATA_H
  9. #include <linux/linkage.h>
  10. #define PEI_VERSION 22
  11. typedef void asmlinkage (*tx_byte_func)(unsigned char byte);
  12. enum board_type {
  13. BOARD_TYPE_CRB_MOBILE = 0, /* CRB Mobile */
  14. BOARD_TYPE_CRB_DESKTOP, /* CRB Desktop */
  15. BOARD_TYPE_USER1, /* SV mobile */
  16. BOARD_TYPE_USER2, /* SV desktop */
  17. BOARD_TYPE_USER3, /* SV server */
  18. BOARD_TYPE_ULT, /* ULT */
  19. BOARD_TYPE_CRB_EMBDEDDED, /* CRB Embedded */
  20. BOARD_TYPE_UNKNOWN,
  21. };
  22. #define MAX_USB2_PORTS 14
  23. #define MAX_USB3_PORTS 6
  24. #define USB_OC_PIN_SKIP 8
  25. enum usb2_port_location {
  26. USB_PORT_BACK_PANEL = 0,
  27. USB_PORT_FRONT_PANEL,
  28. USB_PORT_DOCK,
  29. USB_PORT_MINI_PCIE,
  30. USB_PORT_FLEX,
  31. USB_PORT_INTERNAL,
  32. USB_PORT_SKIP,
  33. USB_PORT_NGFF_DEVICE_DOWN,
  34. };
  35. struct usb2_port_setting {
  36. /*
  37. * Usb Port Length:
  38. * [16:4] = length in inches in octal format
  39. * [3:0] = decimal point
  40. */
  41. uint16_t length;
  42. uint8_t enable;
  43. uint8_t oc_pin;
  44. uint8_t location;
  45. } __packed;
  46. struct usb3_port_setting {
  47. uint8_t enable;
  48. uint8_t oc_pin;
  49. /*
  50. * Set to 0 if trace length is > 5 inches
  51. * Set to 1 if trace length is <= 5 inches
  52. */
  53. uint8_t fixed_eq;
  54. } __packed;
  55. struct pei_data {
  56. uint32_t pei_version;
  57. enum board_type board_type;
  58. int boot_mode;
  59. int ec_present;
  60. int usbdebug;
  61. /* Base addresses */
  62. uint32_t pciexbar;
  63. uint16_t smbusbar;
  64. uint32_t xhcibar;
  65. uint32_t ehcibar;
  66. uint32_t gttbar;
  67. uint32_t rcba;
  68. uint32_t pmbase;
  69. uint32_t gpiobase;
  70. uint32_t temp_mmio_base;
  71. uint32_t tseg_size;
  72. /*
  73. * 0 = leave channel enabled
  74. * 1 = disable dimm 0 on channel
  75. * 2 = disable dimm 1 on channel
  76. * 3 = disable dimm 0+1 on channel
  77. */
  78. int dimm_channel0_disabled;
  79. int dimm_channel1_disabled;
  80. /* Set to 0 for memory down */
  81. uint8_t spd_addresses[4];
  82. /* Enable 2x Refresh Mode */
  83. int ddr_refresh_2x;
  84. /* DQ pins are interleaved on board */
  85. int dq_pins_interleaved;
  86. /* Limit DDR3 frequency */
  87. int max_ddr3_freq;
  88. /* Disable self refresh */
  89. int disable_self_refresh;
  90. /* Disable cmd power/CKEPD */
  91. int disable_cmd_pwr;
  92. /* USB port configuration */
  93. struct usb2_port_setting usb2_ports[MAX_USB2_PORTS];
  94. struct usb3_port_setting usb3_ports[MAX_USB3_PORTS];
  95. /*
  96. * USB3 board specific PHY tuning
  97. */
  98. /* Valid range: 0x69 - 0x80 */
  99. uint8_t usb3_txout_volt_dn_amp_adj[MAX_USB3_PORTS];
  100. /* Valid range: 0x80 - 0x9c */
  101. uint8_t usb3_txout_imp_sc_volt_amp_adj[MAX_USB3_PORTS];
  102. /* Valid range: 0x39 - 0x80 */
  103. uint8_t usb3_txout_de_emp_adj[MAX_USB3_PORTS];
  104. /* Valid range: 0x3d - 0x4a */
  105. uint8_t usb3_txout_imp_adj_volt_amp[MAX_USB3_PORTS];
  106. /* Console output function */
  107. tx_byte_func tx_byte;
  108. /*
  109. * DIMM SPD data for memory down configurations
  110. * [CHANNEL][SLOT][SPD]
  111. */
  112. uint8_t spd_data[2][2][512];
  113. /*
  114. * LPDDR3 DQ byte map
  115. * [CHANNEL][ITERATION][2]
  116. *
  117. * Maps which PI clocks are used by what LPDDR DQ Bytes (from CPU side)
  118. * DQByteMap[0] - ClkDQByteMap:
  119. * - If clock is per rank, program to [0xFF, 0xFF]
  120. * - If clock is shared by 2 ranks, program to [0xFF, 0] or [0, 0xFF]
  121. * - If clock is shared by 2 ranks but does not go to all bytes,
  122. * Entry[i] defines which DQ bytes Group i services
  123. * DQByteMap[1] - CmdNDQByteMap: [0] is CmdN/CAA and [1] is CmdN/CAB
  124. * DQByteMap[2] - CmdSDQByteMap: [0] is CmdS/CAA and [1] is CmdS/CAB
  125. * DQByteMap[3] - CkeDQByteMap : [0] is CKE /CAA and [1] is CKE /CAB
  126. * For DDR, DQByteMap[3:1] = [0xFF, 0]
  127. * DQByteMap[4] - CtlDQByteMap : Always program to [0xFF, 0]
  128. * since we have 1 CTL / rank
  129. * DQByteMap[5] - CmdVDQByteMap: Always program to [0xFF, 0]
  130. * since we have 1 CA Vref
  131. */
  132. uint8_t dq_map[2][6][2];
  133. /*
  134. * LPDDR3 Map from CPU DQS pins to SDRAM DQS pins
  135. * [CHANNEL][MAX_BYTES]
  136. */
  137. uint8_t dqs_map[2][8];
  138. /* Data read from flash and passed into MRC */
  139. const void *saved_data;
  140. int saved_data_size;
  141. /* Disable use of saved data (can be set by mainboard) */
  142. int disable_saved_data;
  143. /* Data from MRC that should be saved to flash */
  144. void *data_to_save;
  145. int data_to_save_size;
  146. struct pei_memory_info meminfo;
  147. } __packed;
  148. void mainboard_fill_pei_data(struct pei_data *pei_data);
  149. void broadwell_fill_pei_data(struct pei_data *pei_data);
  150. #endif