irq.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
  4. */
  5. #include <common.h>
  6. #include <dm.h>
  7. #include <errno.h>
  8. #include <fdtdec.h>
  9. #include <malloc.h>
  10. #include <asm/io.h>
  11. #include <asm/irq.h>
  12. #include <asm/pci.h>
  13. #include <asm/pirq_routing.h>
  14. #include <asm/tables.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. /**
  17. * pirq_reg_to_linkno() - Convert a PIRQ routing register offset to link number
  18. *
  19. * @priv: IRQ router driver's priv data
  20. * @reg: PIRQ routing register offset from the base address
  21. * @return: PIRQ link number (0 for PIRQA, 1 for PIRQB, etc)
  22. */
  23. static inline int pirq_reg_to_linkno(struct irq_router *priv, int reg)
  24. {
  25. int linkno = 0;
  26. if (priv->has_regmap) {
  27. struct pirq_regmap *map = priv->regmap;
  28. int i;
  29. for (i = 0; i < priv->link_num; i++) {
  30. if (reg - priv->link_base == map->offset) {
  31. linkno = map->link;
  32. break;
  33. }
  34. map++;
  35. }
  36. } else {
  37. linkno = reg - priv->link_base;
  38. }
  39. return linkno;
  40. }
  41. /**
  42. * pirq_linkno_to_reg() - Convert a PIRQ link number to routing register offset
  43. *
  44. * @priv: IRQ router driver's priv data
  45. * @linkno: PIRQ link number (0 for PIRQA, 1 for PIRQB, etc)
  46. * @return: PIRQ routing register offset from the base address
  47. */
  48. static inline int pirq_linkno_to_reg(struct irq_router *priv, int linkno)
  49. {
  50. int reg = 0;
  51. if (priv->has_regmap) {
  52. struct pirq_regmap *map = priv->regmap;
  53. int i;
  54. for (i = 0; i < priv->link_num; i++) {
  55. if (linkno == map->link) {
  56. reg = map->offset + priv->link_base;
  57. break;
  58. }
  59. map++;
  60. }
  61. } else {
  62. reg = linkno + priv->link_base;
  63. }
  64. return reg;
  65. }
  66. bool pirq_check_irq_routed(struct udevice *dev, int link, u8 irq)
  67. {
  68. struct irq_router *priv = dev_get_priv(dev);
  69. u8 pirq;
  70. if (priv->config == PIRQ_VIA_PCI)
  71. dm_pci_read_config8(dev->parent,
  72. pirq_linkno_to_reg(priv, link), &pirq);
  73. else
  74. pirq = readb((uintptr_t)priv->ibase +
  75. pirq_linkno_to_reg(priv, link));
  76. pirq &= 0xf;
  77. /* IRQ# 0/1/2/8/13 are reserved */
  78. if (pirq < 3 || pirq == 8 || pirq == 13)
  79. return false;
  80. return pirq == irq ? true : false;
  81. }
  82. int pirq_translate_link(struct udevice *dev, int link)
  83. {
  84. struct irq_router *priv = dev_get_priv(dev);
  85. return pirq_reg_to_linkno(priv, link);
  86. }
  87. void pirq_assign_irq(struct udevice *dev, int link, u8 irq)
  88. {
  89. struct irq_router *priv = dev_get_priv(dev);
  90. /* IRQ# 0/1/2/8/13 are reserved */
  91. if (irq < 3 || irq == 8 || irq == 13)
  92. return;
  93. if (priv->config == PIRQ_VIA_PCI)
  94. dm_pci_write_config8(dev->parent,
  95. pirq_linkno_to_reg(priv, link), irq);
  96. else
  97. writeb(irq, (uintptr_t)priv->ibase +
  98. pirq_linkno_to_reg(priv, link));
  99. }
  100. static struct irq_info *check_dup_entry(struct irq_info *slot_base,
  101. int entry_num, int bus, int device)
  102. {
  103. struct irq_info *slot = slot_base;
  104. int i;
  105. for (i = 0; i < entry_num; i++) {
  106. if (slot->bus == bus && slot->devfn == (device << 3))
  107. break;
  108. slot++;
  109. }
  110. return (i == entry_num) ? NULL : slot;
  111. }
  112. static inline void fill_irq_info(struct irq_router *priv, struct irq_info *slot,
  113. int bus, int device, int pin, int pirq)
  114. {
  115. slot->bus = bus;
  116. slot->devfn = (device << 3) | 0;
  117. slot->irq[pin - 1].link = pirq_linkno_to_reg(priv, pirq);
  118. slot->irq[pin - 1].bitmap = priv->irq_mask;
  119. }
  120. static int create_pirq_routing_table(struct udevice *dev)
  121. {
  122. struct irq_router *priv = dev_get_priv(dev);
  123. const void *blob = gd->fdt_blob;
  124. int node;
  125. int len, count;
  126. const u32 *cell;
  127. struct pirq_regmap *map;
  128. struct irq_routing_table *rt;
  129. struct irq_info *slot, *slot_base;
  130. int irq_entries = 0;
  131. int i;
  132. int ret;
  133. node = dev_of_offset(dev);
  134. /* extract the bdf from fdt_pci_addr */
  135. priv->bdf = dm_pci_get_bdf(dev->parent);
  136. ret = fdt_stringlist_search(blob, node, "intel,pirq-config", "pci");
  137. if (!ret) {
  138. priv->config = PIRQ_VIA_PCI;
  139. } else {
  140. ret = fdt_stringlist_search(blob, node, "intel,pirq-config",
  141. "ibase");
  142. if (!ret)
  143. priv->config = PIRQ_VIA_IBASE;
  144. else
  145. return -EINVAL;
  146. }
  147. cell = fdt_getprop(blob, node, "intel,pirq-link", &len);
  148. if (!cell || len != 8)
  149. return -EINVAL;
  150. priv->link_base = fdt_addr_to_cpu(cell[0]);
  151. priv->link_num = fdt_addr_to_cpu(cell[1]);
  152. if (priv->link_num > CONFIG_MAX_PIRQ_LINKS) {
  153. debug("Limiting supported PIRQ link number from %d to %d\n",
  154. priv->link_num, CONFIG_MAX_PIRQ_LINKS);
  155. priv->link_num = CONFIG_MAX_PIRQ_LINKS;
  156. }
  157. cell = fdt_getprop(blob, node, "intel,pirq-regmap", &len);
  158. if (cell) {
  159. if (len % sizeof(struct pirq_regmap))
  160. return -EINVAL;
  161. count = len / sizeof(struct pirq_regmap);
  162. if (count < priv->link_num) {
  163. printf("Number of pirq-regmap entires is wrong\n");
  164. return -EINVAL;
  165. }
  166. count = priv->link_num;
  167. priv->regmap = calloc(count, sizeof(struct pirq_regmap));
  168. if (!priv->regmap)
  169. return -ENOMEM;
  170. priv->has_regmap = true;
  171. map = priv->regmap;
  172. for (i = 0; i < count; i++) {
  173. map->link = fdt_addr_to_cpu(cell[0]);
  174. map->offset = fdt_addr_to_cpu(cell[1]);
  175. cell += sizeof(struct pirq_regmap) / sizeof(u32);
  176. map++;
  177. }
  178. }
  179. priv->irq_mask = fdtdec_get_int(blob, node,
  180. "intel,pirq-mask", PIRQ_BITMAP);
  181. if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE)) {
  182. /* Reserve IRQ9 for SCI */
  183. priv->irq_mask &= ~(1 << 9);
  184. }
  185. if (priv->config == PIRQ_VIA_IBASE) {
  186. int ibase_off;
  187. ibase_off = fdtdec_get_int(blob, node, "intel,ibase-offset", 0);
  188. if (!ibase_off)
  189. return -EINVAL;
  190. /*
  191. * Here we assume that the IBASE register has already been
  192. * properly configured by U-Boot before.
  193. *
  194. * By 'valid' we mean:
  195. * 1) a valid memory space carved within system memory space
  196. * assigned to IBASE register block.
  197. * 2) memory range decoding is enabled.
  198. * Hence we don't do any santify test here.
  199. */
  200. dm_pci_read_config32(dev->parent, ibase_off, &priv->ibase);
  201. priv->ibase &= ~0xf;
  202. }
  203. priv->actl_8bit = fdtdec_get_bool(blob, node, "intel,actl-8bit");
  204. priv->actl_addr = fdtdec_get_int(blob, node, "intel,actl-addr", 0);
  205. cell = fdt_getprop(blob, node, "intel,pirq-routing", &len);
  206. if (!cell || len % sizeof(struct pirq_routing))
  207. return -EINVAL;
  208. count = len / sizeof(struct pirq_routing);
  209. rt = calloc(1, sizeof(struct irq_routing_table));
  210. if (!rt)
  211. return -ENOMEM;
  212. /* Populate the PIRQ table fields */
  213. rt->signature = PIRQ_SIGNATURE;
  214. rt->version = PIRQ_VERSION;
  215. rt->rtr_bus = PCI_BUS(priv->bdf);
  216. rt->rtr_devfn = (PCI_DEV(priv->bdf) << 3) | PCI_FUNC(priv->bdf);
  217. rt->rtr_vendor = PCI_VENDOR_ID_INTEL;
  218. rt->rtr_device = PCI_DEVICE_ID_INTEL_ICH7_31;
  219. slot_base = rt->slots;
  220. /* Now fill in the irq_info entries in the PIRQ table */
  221. for (i = 0; i < count;
  222. i++, cell += sizeof(struct pirq_routing) / sizeof(u32)) {
  223. struct pirq_routing pr;
  224. pr.bdf = fdt_addr_to_cpu(cell[0]);
  225. pr.pin = fdt_addr_to_cpu(cell[1]);
  226. pr.pirq = fdt_addr_to_cpu(cell[2]);
  227. debug("irq_info %d: b.d.f %x.%x.%x INT%c PIRQ%c\n",
  228. i, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf),
  229. PCI_FUNC(pr.bdf), 'A' + pr.pin - 1,
  230. 'A' + pr.pirq);
  231. slot = check_dup_entry(slot_base, irq_entries,
  232. PCI_BUS(pr.bdf), PCI_DEV(pr.bdf));
  233. if (slot) {
  234. debug("found entry for bus %d device %d, ",
  235. PCI_BUS(pr.bdf), PCI_DEV(pr.bdf));
  236. if (slot->irq[pr.pin - 1].link) {
  237. debug("skipping\n");
  238. /*
  239. * Sanity test on the routed PIRQ pin
  240. *
  241. * If they don't match, show a warning to tell
  242. * there might be something wrong with the PIRQ
  243. * routing information in the device tree.
  244. */
  245. if (slot->irq[pr.pin - 1].link !=
  246. pirq_linkno_to_reg(priv, pr.pirq))
  247. debug("WARNING: Inconsistent PIRQ routing information\n");
  248. continue;
  249. }
  250. } else {
  251. slot = slot_base + irq_entries++;
  252. }
  253. debug("writing INT%c\n", 'A' + pr.pin - 1);
  254. fill_irq_info(priv, slot, PCI_BUS(pr.bdf), PCI_DEV(pr.bdf),
  255. pr.pin, pr.pirq);
  256. }
  257. rt->size = irq_entries * sizeof(struct irq_info) + 32;
  258. /* Fix up the table checksum */
  259. rt->checksum = table_compute_checksum(rt, rt->size);
  260. gd->arch.pirq_routing_table = rt;
  261. return 0;
  262. }
  263. static void irq_enable_sci(struct udevice *dev)
  264. {
  265. struct irq_router *priv = dev_get_priv(dev);
  266. if (priv->actl_8bit) {
  267. /* Bit7 must be turned on to enable ACPI */
  268. dm_pci_write_config8(dev->parent, priv->actl_addr, 0x80);
  269. } else {
  270. /* Write 0 to enable SCI on IRQ9 */
  271. if (priv->config == PIRQ_VIA_PCI)
  272. dm_pci_write_config32(dev->parent, priv->actl_addr, 0);
  273. else
  274. writel(0, (uintptr_t)priv->ibase + priv->actl_addr);
  275. }
  276. }
  277. int irq_router_probe(struct udevice *dev)
  278. {
  279. int ret;
  280. ret = create_pirq_routing_table(dev);
  281. if (ret) {
  282. debug("Failed to create pirq routing table\n");
  283. return ret;
  284. }
  285. /* Route PIRQ */
  286. pirq_route_irqs(dev, gd->arch.pirq_routing_table->slots,
  287. get_irq_slot_count(gd->arch.pirq_routing_table));
  288. if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE))
  289. irq_enable_sci(dev);
  290. return 0;
  291. }
  292. ulong write_pirq_routing_table(ulong addr)
  293. {
  294. if (!gd->arch.pirq_routing_table)
  295. return addr;
  296. return copy_pirq_routing_table(addr, gd->arch.pirq_routing_table);
  297. }
  298. static const struct udevice_id irq_router_ids[] = {
  299. { .compatible = "intel,irq-router" },
  300. { }
  301. };
  302. U_BOOT_DRIVER(irq_router_drv) = {
  303. .name = "intel_irq",
  304. .id = UCLASS_IRQ,
  305. .of_match = irq_router_ids,
  306. .probe = irq_router_probe,
  307. .priv_auto_alloc_size = sizeof(struct irq_router),
  308. };
  309. UCLASS_DRIVER(irq) = {
  310. .id = UCLASS_IRQ,
  311. .name = "irq",
  312. };