mrc.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2016 Google, Inc
  4. */
  5. #include <common.h>
  6. #include <dm.h>
  7. #include <syscon.h>
  8. #include <asm/cpu.h>
  9. #include <asm/gpio.h>
  10. #include <asm/intel_regs.h>
  11. #include <asm/mrc_common.h>
  12. #include <asm/pch_common.h>
  13. #include <asm/post.h>
  14. #include <asm/arch/me.h>
  15. #include <asm/report_platform.h>
  16. static const char *const ecc_decoder[] = {
  17. "inactive",
  18. "active on IO",
  19. "disabled on IO",
  20. "active"
  21. };
  22. ulong mrc_common_board_get_usable_ram_top(ulong total_size)
  23. {
  24. struct memory_info *info = &gd->arch.meminfo;
  25. uintptr_t dest_addr = 0;
  26. struct memory_area *largest = NULL;
  27. int i;
  28. /* Find largest area of memory below 4GB */
  29. for (i = 0; i < info->num_areas; i++) {
  30. struct memory_area *area = &info->area[i];
  31. if (area->start >= 1ULL << 32)
  32. continue;
  33. if (!largest || area->size > largest->size)
  34. largest = area;
  35. }
  36. /* If no suitable area was found, return an error. */
  37. assert(largest);
  38. if (!largest || largest->size < (2 << 20))
  39. panic("No available memory found for relocation");
  40. dest_addr = largest->start + largest->size;
  41. return (ulong)dest_addr;
  42. }
  43. void mrc_common_dram_init_banksize(void)
  44. {
  45. struct memory_info *info = &gd->arch.meminfo;
  46. int num_banks;
  47. int i;
  48. for (i = 0, num_banks = 0; i < info->num_areas; i++) {
  49. struct memory_area *area = &info->area[i];
  50. if (area->start >= 1ULL << 32)
  51. continue;
  52. gd->bd->bi_dram[num_banks].start = area->start;
  53. gd->bd->bi_dram[num_banks].size = area->size;
  54. num_banks++;
  55. }
  56. }
  57. int mrc_add_memory_area(struct memory_info *info, uint64_t start,
  58. uint64_t end)
  59. {
  60. struct memory_area *ptr;
  61. if (info->num_areas == CONFIG_NR_DRAM_BANKS)
  62. return -ENOSPC;
  63. ptr = &info->area[info->num_areas];
  64. ptr->start = start;
  65. ptr->size = end - start;
  66. info->total_memory += ptr->size;
  67. if (ptr->start < (1ULL << 32))
  68. info->total_32bit_memory += ptr->size;
  69. debug("%d: memory %llx size %llx, total now %llx / %llx\n",
  70. info->num_areas, ptr->start, ptr->size,
  71. info->total_32bit_memory, info->total_memory);
  72. info->num_areas++;
  73. return 0;
  74. }
  75. /*
  76. * Dump in the log memory controller configuration as read from the memory
  77. * controller registers.
  78. */
  79. void report_memory_config(void)
  80. {
  81. u32 addr_decoder_common, addr_decode_ch[2];
  82. int i;
  83. addr_decoder_common = readl(MCHBAR_REG(0x5000));
  84. addr_decode_ch[0] = readl(MCHBAR_REG(0x5004));
  85. addr_decode_ch[1] = readl(MCHBAR_REG(0x5008));
  86. debug("memcfg DDR3 clock %d MHz\n",
  87. (readl(MCHBAR_REG(0x5e04)) * 13333 * 2 + 50) / 100);
  88. debug("memcfg channel assignment: A: %d, B % d, C % d\n",
  89. addr_decoder_common & 3,
  90. (addr_decoder_common >> 2) & 3,
  91. (addr_decoder_common >> 4) & 3);
  92. for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) {
  93. u32 ch_conf = addr_decode_ch[i];
  94. debug("memcfg channel[%d] config (%8.8x):\n", i, ch_conf);
  95. debug(" ECC %s\n", ecc_decoder[(ch_conf >> 24) & 3]);
  96. debug(" enhanced interleave mode %s\n",
  97. ((ch_conf >> 22) & 1) ? "on" : "off");
  98. debug(" rank interleave %s\n",
  99. ((ch_conf >> 21) & 1) ? "on" : "off");
  100. debug(" DIMMA %d MB width x%d %s rank%s\n",
  101. ((ch_conf >> 0) & 0xff) * 256,
  102. ((ch_conf >> 19) & 1) ? 16 : 8,
  103. ((ch_conf >> 17) & 1) ? "dual" : "single",
  104. ((ch_conf >> 16) & 1) ? "" : ", selected");
  105. debug(" DIMMB %d MB width x%d %s rank%s\n",
  106. ((ch_conf >> 8) & 0xff) * 256,
  107. ((ch_conf >> 20) & 1) ? 16 : 8,
  108. ((ch_conf >> 18) & 1) ? "dual" : "single",
  109. ((ch_conf >> 16) & 1) ? ", selected" : "");
  110. }
  111. }
  112. int mrc_locate_spd(struct udevice *dev, int size, const void **spd_datap)
  113. {
  114. const void *blob = gd->fdt_blob;
  115. int spd_index;
  116. struct gpio_desc desc[4];
  117. int spd_node;
  118. int node;
  119. int ret;
  120. ret = gpio_request_list_by_name(dev, "board-id-gpios", desc,
  121. ARRAY_SIZE(desc), GPIOD_IS_IN);
  122. if (ret < 0) {
  123. debug("%s: gpio ret=%d\n", __func__, ret);
  124. return ret;
  125. }
  126. spd_index = dm_gpio_get_values_as_int(desc, ret);
  127. debug("spd index %d\n", spd_index);
  128. node = fdt_first_subnode(blob, dev_of_offset(dev));
  129. if (node < 0)
  130. return -EINVAL;
  131. for (spd_node = fdt_first_subnode(blob, node);
  132. spd_node > 0;
  133. spd_node = fdt_next_subnode(blob, spd_node)) {
  134. int len;
  135. if (fdtdec_get_int(blob, spd_node, "reg", -1) != spd_index)
  136. continue;
  137. *spd_datap = fdt_getprop(blob, spd_node, "data", &len);
  138. if (len < size) {
  139. printf("Missing SPD data\n");
  140. return -EINVAL;
  141. }
  142. debug("Using SDRAM SPD data for '%s'\n",
  143. fdt_get_name(blob, spd_node, NULL));
  144. return 0;
  145. }
  146. printf("No SPD data found for index %d\n", spd_index);
  147. return -ENOENT;
  148. }
  149. asmlinkage void sdram_console_tx_byte(unsigned char byte)
  150. {
  151. #ifdef DEBUG
  152. putc(byte);
  153. #endif
  154. }
  155. /**
  156. * Find the PEI executable in the ROM and execute it.
  157. *
  158. * @me_dev: Management Engine device
  159. * @pei_data: configuration data for UEFI PEI reference code
  160. */
  161. static int sdram_initialise(struct udevice *dev, struct udevice *me_dev,
  162. void *pei_data, bool use_asm_linkage)
  163. {
  164. unsigned version;
  165. const char *data;
  166. report_platform_info(dev);
  167. debug("Starting UEFI PEI System Agent\n");
  168. debug("PEI data at %p:\n", pei_data);
  169. data = (char *)CONFIG_X86_MRC_ADDR;
  170. if (data) {
  171. int rv;
  172. ulong start;
  173. debug("Calling MRC at %p\n", data);
  174. post_code(POST_PRE_MRC);
  175. start = get_timer(0);
  176. if (use_asm_linkage) {
  177. asmlinkage int (*func)(void *);
  178. func = (asmlinkage int (*)(void *))data;
  179. rv = func(pei_data);
  180. } else {
  181. int (*func)(void *);
  182. func = (int (*)(void *))data;
  183. rv = func(pei_data);
  184. }
  185. post_code(POST_MRC);
  186. if (rv) {
  187. switch (rv) {
  188. case -1:
  189. printf("PEI version mismatch.\n");
  190. break;
  191. case -2:
  192. printf("Invalid memory frequency.\n");
  193. break;
  194. default:
  195. printf("MRC returned %x.\n", rv);
  196. }
  197. printf("Nonzero MRC return value.\n");
  198. return -EFAULT;
  199. }
  200. debug("MRC execution time %lu ms\n", get_timer(start));
  201. } else {
  202. printf("UEFI PEI System Agent not found.\n");
  203. return -ENOSYS;
  204. }
  205. version = readl(MCHBAR_REG(MCHBAR_PEI_VERSION));
  206. debug("System Agent Version %d.%d.%d Build %d\n",
  207. version >> 24 , (version >> 16) & 0xff,
  208. (version >> 8) & 0xff, version & 0xff);
  209. return 0;
  210. }
  211. int mrc_common_init(struct udevice *dev, void *pei_data, bool use_asm_linkage)
  212. {
  213. struct udevice *me_dev;
  214. int ret;
  215. ret = syscon_get_by_driver_data(X86_SYSCON_ME, &me_dev);
  216. if (ret)
  217. return ret;
  218. ret = sdram_initialise(dev, me_dev, pei_data, use_asm_linkage);
  219. if (ret)
  220. return ret;
  221. quick_ram_check();
  222. post_code(POST_DRAM);
  223. report_memory_config();
  224. return 0;
  225. }