p1022_serdes.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2010 Freescale Semiconductor, Inc.
  4. * Author: Timur Tabi <timur@freescale.com>
  5. */
  6. #include <config.h>
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/immap_85xx.h>
  10. #include <asm/fsl_serdes.h>
  11. #define SRDS1_MAX_LANES 4
  12. #define SRDS2_MAX_LANES 2
  13. static u32 serdes1_prtcl_map, serdes2_prtcl_map;
  14. static const u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
  15. [0x00] = {NONE, NONE, NONE, NONE},
  16. [0x01] = {NONE, NONE, NONE, NONE},
  17. [0x02] = {NONE, NONE, NONE, NONE},
  18. [0x03] = {NONE, NONE, NONE, NONE},
  19. [0x04] = {NONE, NONE, NONE, NONE},
  20. [0x06] = {PCIE1, PCIE3, SGMII_TSEC1, PCIE2},
  21. [0x07] = {PCIE1, PCIE3, SGMII_TSEC1, PCIE2},
  22. [0x09] = {PCIE1, NONE, NONE, NONE},
  23. [0x0a] = {PCIE1, PCIE3, SGMII_TSEC1, SGMII_TSEC2},
  24. [0x0b] = {PCIE1, PCIE3, SGMII_TSEC1, SGMII_TSEC2},
  25. [0x0d] = {PCIE1, PCIE1, SGMII_TSEC1, SGMII_TSEC2},
  26. [0x0e] = {PCIE1, PCIE1, SGMII_TSEC1, SGMII_TSEC2},
  27. [0x0f] = {PCIE1, PCIE1, SGMII_TSEC1, SGMII_TSEC2},
  28. [0x15] = {PCIE1, PCIE3, PCIE2, PCIE2},
  29. [0x16] = {PCIE1, PCIE3, PCIE2, PCIE2},
  30. [0x17] = {PCIE1, PCIE3, PCIE2, PCIE2},
  31. [0x18] = {PCIE1, PCIE1, PCIE2, PCIE2},
  32. [0x19] = {PCIE1, PCIE1, PCIE2, PCIE2},
  33. [0x1a] = {PCIE1, PCIE1, PCIE2, PCIE2},
  34. [0x1b] = {PCIE1, PCIE1, PCIE2, PCIE2},
  35. [0x1c] = {PCIE1, PCIE1, PCIE1, PCIE1},
  36. [0x1d] = {PCIE1, PCIE1, PCIE2, PCIE2},
  37. [0x1e] = {PCIE1, PCIE1, PCIE2, PCIE2},
  38. [0x1f] = {PCIE1, PCIE1, PCIE2, PCIE2},
  39. };
  40. static const u8 serdes2_cfg_tbl[][SRDS2_MAX_LANES] = {
  41. [0x00] = {PCIE3, PCIE3},
  42. [0x01] = {PCIE2, PCIE3},
  43. [0x02] = {SATA1, SATA2},
  44. [0x03] = {SGMII_TSEC1, SGMII_TSEC2},
  45. [0x04] = {NONE, NONE},
  46. [0x06] = {SATA1, SATA2},
  47. [0x07] = {NONE, NONE},
  48. [0x09] = {PCIE3, PCIE2},
  49. [0x0a] = {SATA1, SATA2},
  50. [0x0b] = {NONE, NONE},
  51. [0x0d] = {PCIE3, PCIE2},
  52. [0x0e] = {SATA1, SATA2},
  53. [0x0f] = {NONE, NONE},
  54. [0x15] = {SGMII_TSEC1, SGMII_TSEC2},
  55. [0x16] = {SATA1, SATA2},
  56. [0x17] = {NONE, NONE},
  57. [0x18] = {PCIE3, PCIE3},
  58. [0x19] = {SGMII_TSEC1, SGMII_TSEC2},
  59. [0x1a] = {SATA1, SATA2},
  60. [0x1b] = {NONE, NONE},
  61. [0x1c] = {PCIE3, PCIE3},
  62. [0x1d] = {SGMII_TSEC1, SGMII_TSEC2},
  63. [0x1e] = {SATA1, SATA2},
  64. [0x1f] = {NONE, NONE},
  65. };
  66. int is_serdes_configured(enum srds_prtcl device)
  67. {
  68. int ret;
  69. if (!(serdes1_prtcl_map & (1 << NONE)))
  70. fsl_serdes_init();
  71. ret = (1 << device) & serdes1_prtcl_map;
  72. if (ret)
  73. return ret;
  74. if (!(serdes2_prtcl_map & (1 << NONE)))
  75. fsl_serdes_init();
  76. return (1 << device) & serdes2_prtcl_map;
  77. }
  78. void fsl_serdes_init(void)
  79. {
  80. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  81. u32 pordevsr = in_be32(&gur->pordevsr);
  82. u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
  83. MPC85xx_PORDEVSR_IO_SEL_SHIFT;
  84. int lane;
  85. if (serdes1_prtcl_map & (1 << NONE) &&
  86. serdes2_prtcl_map & (1 << NONE))
  87. return;
  88. debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
  89. if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
  90. printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
  91. return;
  92. }
  93. for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
  94. enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
  95. serdes1_prtcl_map |= (1 << lane_prtcl);
  96. }
  97. /* Set the first bit to indicate serdes has been initialized */
  98. serdes1_prtcl_map |= (1 << NONE);
  99. if (srds_cfg >= ARRAY_SIZE(serdes2_cfg_tbl)) {
  100. printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
  101. return;
  102. }
  103. for (lane = 0; lane < SRDS2_MAX_LANES; lane++) {
  104. enum srds_prtcl lane_prtcl = serdes2_cfg_tbl[srds_cfg][lane];
  105. serdes2_prtcl_map |= (1 << lane_prtcl);
  106. }
  107. /* Set the first bit to indicate serdes has been initialized */
  108. serdes2_prtcl_map |= (1 << NONE);
  109. }