speed.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2000-2002
  4. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  5. *
  6. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  7. */
  8. #include <common.h>
  9. #include <mpc83xx.h>
  10. #include <command.h>
  11. #include <asm/processor.h>
  12. DECLARE_GLOBAL_DATA_PTR;
  13. /* ----------------------------------------------------------------- */
  14. typedef enum {
  15. _unk,
  16. _off,
  17. _byp,
  18. _x8,
  19. _x4,
  20. _x2,
  21. _x1,
  22. _1x,
  23. _1_5x,
  24. _2x,
  25. _2_5x,
  26. _3x
  27. } mult_t;
  28. typedef struct {
  29. mult_t core_csb_ratio;
  30. mult_t vco_divider;
  31. } corecnf_t;
  32. static corecnf_t corecnf_tab[] = {
  33. {_byp, _byp}, /* 0x00 */
  34. {_byp, _byp}, /* 0x01 */
  35. {_byp, _byp}, /* 0x02 */
  36. {_byp, _byp}, /* 0x03 */
  37. {_byp, _byp}, /* 0x04 */
  38. {_byp, _byp}, /* 0x05 */
  39. {_byp, _byp}, /* 0x06 */
  40. {_byp, _byp}, /* 0x07 */
  41. {_1x, _x2}, /* 0x08 */
  42. {_1x, _x4}, /* 0x09 */
  43. {_1x, _x8}, /* 0x0A */
  44. {_1x, _x8}, /* 0x0B */
  45. {_1_5x, _x2}, /* 0x0C */
  46. {_1_5x, _x4}, /* 0x0D */
  47. {_1_5x, _x8}, /* 0x0E */
  48. {_1_5x, _x8}, /* 0x0F */
  49. {_2x, _x2}, /* 0x10 */
  50. {_2x, _x4}, /* 0x11 */
  51. {_2x, _x8}, /* 0x12 */
  52. {_2x, _x8}, /* 0x13 */
  53. {_2_5x, _x2}, /* 0x14 */
  54. {_2_5x, _x4}, /* 0x15 */
  55. {_2_5x, _x8}, /* 0x16 */
  56. {_2_5x, _x8}, /* 0x17 */
  57. {_3x, _x2}, /* 0x18 */
  58. {_3x, _x4}, /* 0x19 */
  59. {_3x, _x8}, /* 0x1A */
  60. {_3x, _x8}, /* 0x1B */
  61. };
  62. /* ----------------------------------------------------------------- */
  63. /*
  64. *
  65. */
  66. int get_clocks(void)
  67. {
  68. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  69. u32 pci_sync_in;
  70. u8 spmf;
  71. u8 clkin_div;
  72. u32 sccr;
  73. u32 corecnf_tab_index;
  74. u8 corepll;
  75. u32 lcrr;
  76. u32 csb_clk;
  77. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  78. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  79. u32 tsec1_clk;
  80. u32 tsec2_clk;
  81. u32 usbdr_clk;
  82. #elif defined(CONFIG_MPC8309)
  83. u32 usbdr_clk;
  84. #endif
  85. #ifdef CONFIG_MPC834x
  86. u32 usbmph_clk;
  87. #endif
  88. u32 core_clk;
  89. u32 i2c1_clk;
  90. #if !defined(CONFIG_MPC832x)
  91. u32 i2c2_clk;
  92. #endif
  93. #if defined(CONFIG_MPC8315)
  94. u32 tdm_clk;
  95. #endif
  96. #if defined(CONFIG_FSL_ESDHC)
  97. u32 sdhc_clk;
  98. #endif
  99. #if !defined(CONFIG_MPC8309)
  100. u32 enc_clk;
  101. #endif
  102. u32 lbiu_clk;
  103. u32 lclk_clk;
  104. u32 mem_clk;
  105. #if defined(CONFIG_MPC8360)
  106. u32 mem_sec_clk;
  107. #endif
  108. #if defined(CONFIG_QE)
  109. u32 qepmf;
  110. u32 qepdf;
  111. u32 qe_clk;
  112. u32 brg_clk;
  113. #endif
  114. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  115. defined(CONFIG_MPC837x)
  116. u32 pciexp1_clk;
  117. u32 pciexp2_clk;
  118. #endif
  119. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  120. u32 sata_clk;
  121. #endif
  122. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  123. return -1;
  124. clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
  125. if (im->reset.rcwh & HRCWH_PCI_HOST) {
  126. #if defined(CONFIG_83XX_CLKIN)
  127. pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
  128. #else
  129. pci_sync_in = 0xDEADBEEF;
  130. #endif
  131. } else {
  132. #if defined(CONFIG_83XX_PCICLK)
  133. pci_sync_in = CONFIG_83XX_PCICLK;
  134. #else
  135. pci_sync_in = 0xDEADBEEF;
  136. #endif
  137. }
  138. spmf = (im->clk.spmr & SPMR_SPMF) >> SPMR_SPMF_SHIFT;
  139. csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
  140. sccr = im->clk.sccr;
  141. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  142. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  143. switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
  144. case 0:
  145. tsec1_clk = 0;
  146. break;
  147. case 1:
  148. tsec1_clk = csb_clk;
  149. break;
  150. case 2:
  151. tsec1_clk = csb_clk / 2;
  152. break;
  153. case 3:
  154. tsec1_clk = csb_clk / 3;
  155. break;
  156. default:
  157. /* unknown SCCR_TSEC1CM value */
  158. return -2;
  159. }
  160. #endif
  161. #if defined(CONFIG_MPC830x) || defined(CONFIG_MPC831x) || \
  162. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  163. switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
  164. case 0:
  165. usbdr_clk = 0;
  166. break;
  167. case 1:
  168. usbdr_clk = csb_clk;
  169. break;
  170. case 2:
  171. usbdr_clk = csb_clk / 2;
  172. break;
  173. case 3:
  174. usbdr_clk = csb_clk / 3;
  175. break;
  176. default:
  177. /* unknown SCCR_USBDRCM value */
  178. return -3;
  179. }
  180. #endif
  181. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315) || \
  182. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  183. switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
  184. case 0:
  185. tsec2_clk = 0;
  186. break;
  187. case 1:
  188. tsec2_clk = csb_clk;
  189. break;
  190. case 2:
  191. tsec2_clk = csb_clk / 2;
  192. break;
  193. case 3:
  194. tsec2_clk = csb_clk / 3;
  195. break;
  196. default:
  197. /* unknown SCCR_TSEC2CM value */
  198. return -4;
  199. }
  200. #elif defined(CONFIG_MPC8313)
  201. tsec2_clk = tsec1_clk;
  202. if (!(sccr & SCCR_TSEC1ON))
  203. tsec1_clk = 0;
  204. if (!(sccr & SCCR_TSEC2ON))
  205. tsec2_clk = 0;
  206. #endif
  207. #if defined(CONFIG_MPC834x)
  208. switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
  209. case 0:
  210. usbmph_clk = 0;
  211. break;
  212. case 1:
  213. usbmph_clk = csb_clk;
  214. break;
  215. case 2:
  216. usbmph_clk = csb_clk / 2;
  217. break;
  218. case 3:
  219. usbmph_clk = csb_clk / 3;
  220. break;
  221. default:
  222. /* unknown SCCR_USBMPHCM value */
  223. return -5;
  224. }
  225. if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
  226. /* if USB MPH clock is not disabled and
  227. * USB DR clock is not disabled then
  228. * USB MPH & USB DR must have the same rate
  229. */
  230. return -6;
  231. }
  232. #endif
  233. #if !defined(CONFIG_MPC8309)
  234. switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
  235. case 0:
  236. enc_clk = 0;
  237. break;
  238. case 1:
  239. enc_clk = csb_clk;
  240. break;
  241. case 2:
  242. enc_clk = csb_clk / 2;
  243. break;
  244. case 3:
  245. enc_clk = csb_clk / 3;
  246. break;
  247. default:
  248. /* unknown SCCR_ENCCM value */
  249. return -7;
  250. }
  251. #endif
  252. #if defined(CONFIG_FSL_ESDHC)
  253. switch ((sccr & SCCR_SDHCCM) >> SCCR_SDHCCM_SHIFT) {
  254. case 0:
  255. sdhc_clk = 0;
  256. break;
  257. case 1:
  258. sdhc_clk = csb_clk;
  259. break;
  260. case 2:
  261. sdhc_clk = csb_clk / 2;
  262. break;
  263. case 3:
  264. sdhc_clk = csb_clk / 3;
  265. break;
  266. default:
  267. /* unknown SCCR_SDHCCM value */
  268. return -8;
  269. }
  270. #endif
  271. #if defined(CONFIG_MPC8315)
  272. switch ((sccr & SCCR_TDMCM) >> SCCR_TDMCM_SHIFT) {
  273. case 0:
  274. tdm_clk = 0;
  275. break;
  276. case 1:
  277. tdm_clk = csb_clk;
  278. break;
  279. case 2:
  280. tdm_clk = csb_clk / 2;
  281. break;
  282. case 3:
  283. tdm_clk = csb_clk / 3;
  284. break;
  285. default:
  286. /* unknown SCCR_TDMCM value */
  287. return -8;
  288. }
  289. #endif
  290. #if defined(CONFIG_MPC834x)
  291. i2c1_clk = tsec2_clk;
  292. #elif defined(CONFIG_MPC8360)
  293. i2c1_clk = csb_clk;
  294. #elif defined(CONFIG_MPC832x)
  295. i2c1_clk = enc_clk;
  296. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x)
  297. i2c1_clk = enc_clk;
  298. #elif defined(CONFIG_FSL_ESDHC)
  299. i2c1_clk = sdhc_clk;
  300. #elif defined(CONFIG_MPC837x)
  301. i2c1_clk = enc_clk;
  302. #elif defined(CONFIG_MPC8309)
  303. i2c1_clk = csb_clk;
  304. #endif
  305. #if !defined(CONFIG_MPC832x)
  306. i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
  307. #endif
  308. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  309. defined(CONFIG_MPC837x)
  310. switch ((sccr & SCCR_PCIEXP1CM) >> SCCR_PCIEXP1CM_SHIFT) {
  311. case 0:
  312. pciexp1_clk = 0;
  313. break;
  314. case 1:
  315. pciexp1_clk = csb_clk;
  316. break;
  317. case 2:
  318. pciexp1_clk = csb_clk / 2;
  319. break;
  320. case 3:
  321. pciexp1_clk = csb_clk / 3;
  322. break;
  323. default:
  324. /* unknown SCCR_PCIEXP1CM value */
  325. return -9;
  326. }
  327. switch ((sccr & SCCR_PCIEXP2CM) >> SCCR_PCIEXP2CM_SHIFT) {
  328. case 0:
  329. pciexp2_clk = 0;
  330. break;
  331. case 1:
  332. pciexp2_clk = csb_clk;
  333. break;
  334. case 2:
  335. pciexp2_clk = csb_clk / 2;
  336. break;
  337. case 3:
  338. pciexp2_clk = csb_clk / 3;
  339. break;
  340. default:
  341. /* unknown SCCR_PCIEXP2CM value */
  342. return -10;
  343. }
  344. #endif
  345. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  346. switch ((sccr & SCCR_SATA1CM) >> SCCR_SATA1CM_SHIFT) {
  347. case 0:
  348. sata_clk = 0;
  349. break;
  350. case 1:
  351. sata_clk = csb_clk;
  352. break;
  353. case 2:
  354. sata_clk = csb_clk / 2;
  355. break;
  356. case 3:
  357. sata_clk = csb_clk / 3;
  358. break;
  359. default:
  360. /* unknown SCCR_SATA1CM value */
  361. return -11;
  362. }
  363. #endif
  364. lbiu_clk = csb_clk *
  365. (1 + ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
  366. lcrr = (im->im_lbc.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
  367. switch (lcrr) {
  368. case 2:
  369. case 4:
  370. case 8:
  371. lclk_clk = lbiu_clk / lcrr;
  372. break;
  373. default:
  374. /* unknown lcrr */
  375. return -12;
  376. }
  377. mem_clk = csb_clk *
  378. (1 + ((im->clk.spmr & SPMR_DDRCM) >> SPMR_DDRCM_SHIFT));
  379. corepll = (im->clk.spmr & SPMR_COREPLL) >> SPMR_COREPLL_SHIFT;
  380. #if defined(CONFIG_MPC8360)
  381. mem_sec_clk = csb_clk * (1 +
  382. ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
  383. #endif
  384. corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
  385. if (corecnf_tab_index > (ARRAY_SIZE(corecnf_tab))) {
  386. /* corecnf_tab_index is too high, possibly wrong value */
  387. return -11;
  388. }
  389. switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
  390. case _byp:
  391. case _x1:
  392. case _1x:
  393. core_clk = csb_clk;
  394. break;
  395. case _1_5x:
  396. core_clk = (3 * csb_clk) / 2;
  397. break;
  398. case _2x:
  399. core_clk = 2 * csb_clk;
  400. break;
  401. case _2_5x:
  402. core_clk = (5 * csb_clk) / 2;
  403. break;
  404. case _3x:
  405. core_clk = 3 * csb_clk;
  406. break;
  407. default:
  408. /* unknown core to csb ratio */
  409. return -13;
  410. }
  411. #if defined(CONFIG_QE)
  412. qepmf = (im->clk.spmr & SPMR_CEPMF) >> SPMR_CEPMF_SHIFT;
  413. qepdf = (im->clk.spmr & SPMR_CEPDF) >> SPMR_CEPDF_SHIFT;
  414. qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
  415. brg_clk = qe_clk / 2;
  416. #endif
  417. gd->arch.csb_clk = csb_clk;
  418. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  419. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  420. gd->arch.tsec1_clk = tsec1_clk;
  421. gd->arch.tsec2_clk = tsec2_clk;
  422. gd->arch.usbdr_clk = usbdr_clk;
  423. #elif defined(CONFIG_MPC8309)
  424. gd->arch.usbdr_clk = usbdr_clk;
  425. #endif
  426. #if defined(CONFIG_MPC834x)
  427. gd->arch.usbmph_clk = usbmph_clk;
  428. #endif
  429. #if defined(CONFIG_MPC8315)
  430. gd->arch.tdm_clk = tdm_clk;
  431. #endif
  432. #if defined(CONFIG_FSL_ESDHC)
  433. gd->arch.sdhc_clk = sdhc_clk;
  434. #endif
  435. gd->arch.core_clk = core_clk;
  436. gd->arch.i2c1_clk = i2c1_clk;
  437. #if !defined(CONFIG_MPC832x)
  438. gd->arch.i2c2_clk = i2c2_clk;
  439. #endif
  440. #if !defined(CONFIG_MPC8309)
  441. gd->arch.enc_clk = enc_clk;
  442. #endif
  443. gd->arch.lbiu_clk = lbiu_clk;
  444. gd->arch.lclk_clk = lclk_clk;
  445. gd->mem_clk = mem_clk;
  446. #if defined(CONFIG_MPC8360)
  447. gd->arch.mem_sec_clk = mem_sec_clk;
  448. #endif
  449. #if defined(CONFIG_QE)
  450. gd->arch.qe_clk = qe_clk;
  451. gd->arch.brg_clk = brg_clk;
  452. #endif
  453. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  454. defined(CONFIG_MPC837x)
  455. gd->arch.pciexp1_clk = pciexp1_clk;
  456. gd->arch.pciexp2_clk = pciexp2_clk;
  457. #endif
  458. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  459. gd->arch.sata_clk = sata_clk;
  460. #endif
  461. gd->pci_clk = pci_sync_in;
  462. gd->cpu_clk = gd->arch.core_clk;
  463. gd->bus_clk = gd->arch.csb_clk;
  464. return 0;
  465. }
  466. /********************************************
  467. * get_bus_freq
  468. * return system bus freq in Hz
  469. *********************************************/
  470. ulong get_bus_freq(ulong dummy)
  471. {
  472. return gd->arch.csb_clk;
  473. }
  474. /********************************************
  475. * get_ddr_freq
  476. * return ddr bus freq in Hz
  477. *********************************************/
  478. ulong get_ddr_freq(ulong dummy)
  479. {
  480. return gd->mem_clk;
  481. }
  482. static int do_clocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  483. {
  484. char buf[32];
  485. printf("Clock configuration:\n");
  486. printf(" Core: %-4s MHz\n",
  487. strmhz(buf, gd->arch.core_clk));
  488. printf(" Coherent System Bus: %-4s MHz\n",
  489. strmhz(buf, gd->arch.csb_clk));
  490. #if defined(CONFIG_QE)
  491. printf(" QE: %-4s MHz\n",
  492. strmhz(buf, gd->arch.qe_clk));
  493. printf(" BRG: %-4s MHz\n",
  494. strmhz(buf, gd->arch.brg_clk));
  495. #endif
  496. printf(" Local Bus Controller:%-4s MHz\n",
  497. strmhz(buf, gd->arch.lbiu_clk));
  498. printf(" Local Bus: %-4s MHz\n",
  499. strmhz(buf, gd->arch.lclk_clk));
  500. printf(" DDR: %-4s MHz\n", strmhz(buf, gd->mem_clk));
  501. #if defined(CONFIG_MPC8360)
  502. printf(" DDR Secondary: %-4s MHz\n",
  503. strmhz(buf, gd->arch.mem_sec_clk));
  504. #endif
  505. #if !defined(CONFIG_MPC8309)
  506. printf(" SEC: %-4s MHz\n",
  507. strmhz(buf, gd->arch.enc_clk));
  508. #endif
  509. printf(" I2C1: %-4s MHz\n",
  510. strmhz(buf, gd->arch.i2c1_clk));
  511. #if !defined(CONFIG_MPC832x)
  512. printf(" I2C2: %-4s MHz\n",
  513. strmhz(buf, gd->arch.i2c2_clk));
  514. #endif
  515. #if defined(CONFIG_MPC8315)
  516. printf(" TDM: %-4s MHz\n",
  517. strmhz(buf, gd->arch.tdm_clk));
  518. #endif
  519. #if defined(CONFIG_FSL_ESDHC)
  520. printf(" SDHC: %-4s MHz\n",
  521. strmhz(buf, gd->arch.sdhc_clk));
  522. #endif
  523. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  524. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  525. printf(" TSEC1: %-4s MHz\n",
  526. strmhz(buf, gd->arch.tsec1_clk));
  527. printf(" TSEC2: %-4s MHz\n",
  528. strmhz(buf, gd->arch.tsec2_clk));
  529. printf(" USB DR: %-4s MHz\n",
  530. strmhz(buf, gd->arch.usbdr_clk));
  531. #elif defined(CONFIG_MPC8309)
  532. printf(" USB DR: %-4s MHz\n",
  533. strmhz(buf, gd->arch.usbdr_clk));
  534. #endif
  535. #if defined(CONFIG_MPC834x)
  536. printf(" USB MPH: %-4s MHz\n",
  537. strmhz(buf, gd->arch.usbmph_clk));
  538. #endif
  539. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  540. defined(CONFIG_MPC837x)
  541. printf(" PCIEXP1: %-4s MHz\n",
  542. strmhz(buf, gd->arch.pciexp1_clk));
  543. printf(" PCIEXP2: %-4s MHz\n",
  544. strmhz(buf, gd->arch.pciexp2_clk));
  545. #endif
  546. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  547. printf(" SATA: %-4s MHz\n",
  548. strmhz(buf, gd->arch.sata_clk));
  549. #endif
  550. return 0;
  551. }
  552. U_BOOT_CMD(clocks, 1, 0, do_clocks,
  553. "print clock configuration",
  554. " clocks"
  555. );