serdes.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Freescale SerDes initialization routine
  4. *
  5. * Copyright 2007,2011 Freescale Semiconductor, Inc.
  6. * Copyright (C) 2008 MontaVista Software, Inc.
  7. *
  8. * Author: Li Yang <leoli@freescale.com>
  9. */
  10. #include <config.h>
  11. #include <common.h>
  12. #include <asm/io.h>
  13. #include <asm/fsl_mpc83xx_serdes.h>
  14. /* SerDes registers */
  15. #define FSL_SRDSCR0_OFFS 0x0
  16. #define FSL_SRDSCR0_DPP_1V2 0x00008800
  17. #define FSL_SRDSCR0_TXEQA_MASK 0x00007000
  18. #define FSL_SRDSCR0_TXEQA_SATA 0x00001000
  19. #define FSL_SRDSCR0_TXEQE_MASK 0x00000700
  20. #define FSL_SRDSCR0_TXEQE_SATA 0x00000100
  21. #define FSL_SRDSCR1_OFFS 0x4
  22. #define FSL_SRDSCR1_PLLBW 0x00000040
  23. #define FSL_SRDSCR2_OFFS 0x8
  24. #define FSL_SRDSCR2_VDD_1V2 0x00800000
  25. #define FSL_SRDSCR2_SEIC_MASK 0x00001c1c
  26. #define FSL_SRDSCR2_SEIC_SATA 0x00001414
  27. #define FSL_SRDSCR2_SEIC_PEX 0x00001010
  28. #define FSL_SRDSCR2_SEIC_SGMII 0x00000101
  29. #define FSL_SRDSCR3_OFFS 0xc
  30. #define FSL_SRDSCR3_KFR_SATA 0x10100000
  31. #define FSL_SRDSCR3_KPH_SATA 0x04040000
  32. #define FSL_SRDSCR3_SDFM_SATA_PEX 0x01010000
  33. #define FSL_SRDSCR3_SDTXL_SATA 0x00000505
  34. #define FSL_SRDSCR4_OFFS 0x10
  35. #define FSL_SRDSCR4_PROT_SATA 0x00000808
  36. #define FSL_SRDSCR4_PROT_PEX 0x00000101
  37. #define FSL_SRDSCR4_PROT_SGMII 0x00000505
  38. #define FSL_SRDSCR4_PLANE_X2 0x01000000
  39. #define FSL_SRDSRSTCTL_OFFS 0x20
  40. #define FSL_SRDSRSTCTL_RST 0x80000000
  41. #define FSL_SRDSRSTCTL_SATA_RESET 0xf
  42. void fsl_setup_serdes(u32 offset, char proto, u32 rfcks, char vdd)
  43. {
  44. void *regs = (void *)CONFIG_SYS_IMMR + offset;
  45. u32 tmp;
  46. /* 1.0V corevdd */
  47. if (vdd) {
  48. /* DPPE/DPPA = 0 */
  49. tmp = in_be32(regs + FSL_SRDSCR0_OFFS);
  50. tmp &= ~FSL_SRDSCR0_DPP_1V2;
  51. out_be32(regs + FSL_SRDSCR0_OFFS, tmp);
  52. /* VDD = 0 */
  53. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  54. tmp &= ~FSL_SRDSCR2_VDD_1V2;
  55. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  56. }
  57. /* protocol specific configuration */
  58. switch (proto) {
  59. case FSL_SERDES_PROTO_SATA:
  60. /* Set and clear reset bits */
  61. tmp = in_be32(regs + FSL_SRDSRSTCTL_OFFS);
  62. tmp |= FSL_SRDSRSTCTL_SATA_RESET;
  63. out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp);
  64. udelay(1000);
  65. tmp &= ~FSL_SRDSRSTCTL_SATA_RESET;
  66. out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp);
  67. /* Configure SRDSCR0 */
  68. clrsetbits_be32(regs + FSL_SRDSCR0_OFFS,
  69. FSL_SRDSCR0_TXEQA_MASK | FSL_SRDSCR0_TXEQE_MASK,
  70. FSL_SRDSCR0_TXEQA_SATA | FSL_SRDSCR0_TXEQE_SATA);
  71. /* Configure SRDSCR1 */
  72. tmp = in_be32(regs + FSL_SRDSCR1_OFFS);
  73. tmp &= ~FSL_SRDSCR1_PLLBW;
  74. out_be32(regs + FSL_SRDSCR1_OFFS, tmp);
  75. /* Configure SRDSCR2 */
  76. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  77. tmp &= ~FSL_SRDSCR2_SEIC_MASK;
  78. tmp |= FSL_SRDSCR2_SEIC_SATA;
  79. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  80. /* Configure SRDSCR3 */
  81. tmp = FSL_SRDSCR3_KFR_SATA | FSL_SRDSCR3_KPH_SATA |
  82. FSL_SRDSCR3_SDFM_SATA_PEX |
  83. FSL_SRDSCR3_SDTXL_SATA;
  84. out_be32(regs + FSL_SRDSCR3_OFFS, tmp);
  85. /* Configure SRDSCR4 */
  86. tmp = rfcks | FSL_SRDSCR4_PROT_SATA;
  87. out_be32(regs + FSL_SRDSCR4_OFFS, tmp);
  88. break;
  89. case FSL_SERDES_PROTO_PEX:
  90. case FSL_SERDES_PROTO_PEX_X2:
  91. /* Configure SRDSCR1 */
  92. tmp = in_be32(regs + FSL_SRDSCR1_OFFS);
  93. tmp |= FSL_SRDSCR1_PLLBW;
  94. out_be32(regs + FSL_SRDSCR1_OFFS, tmp);
  95. /* Configure SRDSCR2 */
  96. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  97. tmp &= ~FSL_SRDSCR2_SEIC_MASK;
  98. tmp |= FSL_SRDSCR2_SEIC_PEX;
  99. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  100. /* Configure SRDSCR3 */
  101. tmp = FSL_SRDSCR3_SDFM_SATA_PEX;
  102. out_be32(regs + FSL_SRDSCR3_OFFS, tmp);
  103. /* Configure SRDSCR4 */
  104. tmp = rfcks | FSL_SRDSCR4_PROT_PEX;
  105. if (proto == FSL_SERDES_PROTO_PEX_X2)
  106. tmp |= FSL_SRDSCR4_PLANE_X2;
  107. out_be32(regs + FSL_SRDSCR4_OFFS, tmp);
  108. break;
  109. case FSL_SERDES_PROTO_SGMII:
  110. /* Configure SRDSCR1 */
  111. tmp = in_be32(regs + FSL_SRDSCR1_OFFS);
  112. tmp &= ~FSL_SRDSCR1_PLLBW;
  113. out_be32(regs + FSL_SRDSCR1_OFFS, tmp);
  114. /* Configure SRDSCR2 */
  115. tmp = in_be32(regs + FSL_SRDSCR2_OFFS);
  116. tmp &= ~FSL_SRDSCR2_SEIC_MASK;
  117. tmp |= FSL_SRDSCR2_SEIC_SGMII;
  118. out_be32(regs + FSL_SRDSCR2_OFFS, tmp);
  119. /* Configure SRDSCR3 */
  120. out_be32(regs + FSL_SRDSCR3_OFFS, 0);
  121. /* Configure SRDSCR4 */
  122. tmp = rfcks | FSL_SRDSCR4_PROT_SGMII;
  123. out_be32(regs + FSL_SRDSCR4_OFFS, tmp);
  124. break;
  125. default:
  126. return;
  127. }
  128. /* Do a software reset */
  129. tmp = in_be32(regs + FSL_SRDSRSTCTL_OFFS);
  130. tmp |= FSL_SRDSRSTCTL_RST;
  131. out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp);
  132. }