imximage.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806
  1. /*
  2. * (C) Copyright 2009
  3. * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
  4. *
  5. * (C) Copyright 2008
  6. * Marvell Semiconductor <www.marvell.com>
  7. * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include "imagetool.h"
  12. #include <image.h>
  13. #include "imximage.h"
  14. #define UNDEFINED 0xFFFFFFFF
  15. /*
  16. * Supported commands for configuration file
  17. */
  18. static table_entry_t imximage_cmds[] = {
  19. {CMD_BOOT_FROM, "BOOT_FROM", "boot command", },
  20. {CMD_BOOT_OFFSET, "BOOT_OFFSET", "Boot offset", },
  21. {CMD_WRITE_DATA, "DATA", "Reg Write Data", },
  22. {CMD_WRITE_CLR_BIT, "CLR_BIT", "Reg clear bit", },
  23. {CMD_CHECK_BITS_SET, "CHECK_BITS_SET", "Reg Check bits set", },
  24. {CMD_CHECK_BITS_CLR, "CHECK_BITS_CLR", "Reg Check bits clr", },
  25. {CMD_CSF, "CSF", "Command Sequence File", },
  26. {CMD_IMAGE_VERSION, "IMAGE_VERSION", "image version", },
  27. {-1, "", "", },
  28. };
  29. /*
  30. * Supported Boot options for configuration file
  31. * this is needed to set the correct flash offset
  32. */
  33. static table_entry_t imximage_boot_offset[] = {
  34. {FLASH_OFFSET_ONENAND, "onenand", "OneNAND Flash",},
  35. {FLASH_OFFSET_NAND, "nand", "NAND Flash", },
  36. {FLASH_OFFSET_NOR, "nor", "NOR Flash", },
  37. {FLASH_OFFSET_SATA, "sata", "SATA Disk", },
  38. {FLASH_OFFSET_SD, "sd", "SD Card", },
  39. {FLASH_OFFSET_SPI, "spi", "SPI Flash", },
  40. {FLASH_OFFSET_QSPI, "qspi", "QSPI NOR Flash",},
  41. {-1, "", "Invalid", },
  42. };
  43. /*
  44. * Supported Boot options for configuration file
  45. * this is needed to determine the initial load size
  46. */
  47. static table_entry_t imximage_boot_loadsize[] = {
  48. {FLASH_LOADSIZE_ONENAND, "onenand", "OneNAND Flash",},
  49. {FLASH_LOADSIZE_NAND, "nand", "NAND Flash", },
  50. {FLASH_LOADSIZE_NOR, "nor", "NOR Flash", },
  51. {FLASH_LOADSIZE_SATA, "sata", "SATA Disk", },
  52. {FLASH_LOADSIZE_SD, "sd", "SD Card", },
  53. {FLASH_LOADSIZE_SPI, "spi", "SPI Flash", },
  54. {FLASH_LOADSIZE_QSPI, "qspi", "QSPI NOR Flash",},
  55. {-1, "", "Invalid", },
  56. };
  57. /*
  58. * IMXIMAGE version definition for i.MX chips
  59. */
  60. static table_entry_t imximage_versions[] = {
  61. {IMXIMAGE_V1, "", " (i.MX25/35/51 compatible)", },
  62. {IMXIMAGE_V2, "", " (i.MX53/6/7 compatible)", },
  63. {-1, "", " (Invalid)", },
  64. };
  65. static struct imx_header imximage_header;
  66. static uint32_t imximage_version;
  67. /*
  68. * Image Vector Table Offset
  69. * Initialized to a wrong not 4-bytes aligned address to
  70. * check if it is was set by the cfg file.
  71. */
  72. static uint32_t imximage_ivt_offset = UNDEFINED;
  73. static uint32_t imximage_csf_size = UNDEFINED;
  74. /* Initial Load Region Size */
  75. static uint32_t imximage_init_loadsize;
  76. static set_dcd_val_t set_dcd_val;
  77. static set_dcd_param_t set_dcd_param;
  78. static set_dcd_rst_t set_dcd_rst;
  79. static set_imx_hdr_t set_imx_hdr;
  80. static uint32_t max_dcd_entries;
  81. static uint32_t *header_size_ptr;
  82. static uint32_t *csf_ptr;
  83. static uint32_t get_cfg_value(char *token, char *name, int linenr)
  84. {
  85. char *endptr;
  86. uint32_t value;
  87. errno = 0;
  88. value = strtoul(token, &endptr, 16);
  89. if (errno || (token == endptr)) {
  90. fprintf(stderr, "Error: %s[%d] - Invalid hex data(%s)\n",
  91. name, linenr, token);
  92. exit(EXIT_FAILURE);
  93. }
  94. return value;
  95. }
  96. static uint32_t detect_imximage_version(struct imx_header *imx_hdr)
  97. {
  98. imx_header_v1_t *hdr_v1 = &imx_hdr->header.hdr_v1;
  99. imx_header_v2_t *hdr_v2 = &imx_hdr->header.hdr_v2;
  100. flash_header_v1_t *fhdr_v1 = &hdr_v1->fhdr;
  101. flash_header_v2_t *fhdr_v2 = &hdr_v2->fhdr;
  102. /* Try to detect V1 */
  103. if ((fhdr_v1->app_code_barker == APP_CODE_BARKER) &&
  104. (hdr_v1->dcd_table.preamble.barker == DCD_BARKER))
  105. return IMXIMAGE_V1;
  106. /* Try to detect V2 */
  107. if ((fhdr_v2->header.tag == IVT_HEADER_TAG) &&
  108. (hdr_v2->dcd_table.header.tag == DCD_HEADER_TAG))
  109. return IMXIMAGE_V2;
  110. return IMXIMAGE_VER_INVALID;
  111. }
  112. static void err_imximage_version(int version)
  113. {
  114. fprintf(stderr,
  115. "Error: Unsupported imximage version:%d\n", version);
  116. exit(EXIT_FAILURE);
  117. }
  118. static void set_dcd_val_v1(struct imx_header *imxhdr, char *name, int lineno,
  119. int fld, uint32_t value, uint32_t off)
  120. {
  121. dcd_v1_t *dcd_v1 = &imxhdr->header.hdr_v1.dcd_table;
  122. switch (fld) {
  123. case CFG_REG_SIZE:
  124. /* Byte, halfword, word */
  125. if ((value != 1) && (value != 2) && (value != 4)) {
  126. fprintf(stderr, "Error: %s[%d] - "
  127. "Invalid register size " "(%d)\n",
  128. name, lineno, value);
  129. exit(EXIT_FAILURE);
  130. }
  131. dcd_v1->addr_data[off].type = value;
  132. break;
  133. case CFG_REG_ADDRESS:
  134. dcd_v1->addr_data[off].addr = value;
  135. break;
  136. case CFG_REG_VALUE:
  137. dcd_v1->addr_data[off].value = value;
  138. break;
  139. default:
  140. break;
  141. }
  142. }
  143. static struct dcd_v2_cmd *gd_last_cmd;
  144. static void set_dcd_param_v2(struct imx_header *imxhdr, uint32_t dcd_len,
  145. int32_t cmd)
  146. {
  147. dcd_v2_t *dcd_v2 = &imxhdr->header.hdr_v2.dcd_table;
  148. struct dcd_v2_cmd *d = gd_last_cmd;
  149. struct dcd_v2_cmd *d2;
  150. int len;
  151. if (!d)
  152. d = &dcd_v2->dcd_cmd;
  153. d2 = d;
  154. len = be16_to_cpu(d->write_dcd_command.length);
  155. if (len > 4)
  156. d2 = (struct dcd_v2_cmd *)(((char *)d) + len);
  157. switch (cmd) {
  158. case CMD_WRITE_DATA:
  159. if ((d->write_dcd_command.tag == DCD_WRITE_DATA_COMMAND_TAG) &&
  160. (d->write_dcd_command.param == DCD_WRITE_DATA_PARAM))
  161. break;
  162. d = d2;
  163. d->write_dcd_command.tag = DCD_WRITE_DATA_COMMAND_TAG;
  164. d->write_dcd_command.length = cpu_to_be16(4);
  165. d->write_dcd_command.param = DCD_WRITE_DATA_PARAM;
  166. break;
  167. case CMD_WRITE_CLR_BIT:
  168. if ((d->write_dcd_command.tag == DCD_WRITE_DATA_COMMAND_TAG) &&
  169. (d->write_dcd_command.param == DCD_WRITE_CLR_BIT_PARAM))
  170. break;
  171. d = d2;
  172. d->write_dcd_command.tag = DCD_WRITE_DATA_COMMAND_TAG;
  173. d->write_dcd_command.length = cpu_to_be16(4);
  174. d->write_dcd_command.param = DCD_WRITE_CLR_BIT_PARAM;
  175. break;
  176. /*
  177. * Check data command only supports one entry,
  178. */
  179. case CMD_CHECK_BITS_SET:
  180. d = d2;
  181. d->write_dcd_command.tag = DCD_CHECK_DATA_COMMAND_TAG;
  182. d->write_dcd_command.length = cpu_to_be16(4);
  183. d->write_dcd_command.param = DCD_CHECK_BITS_SET_PARAM;
  184. break;
  185. case CMD_CHECK_BITS_CLR:
  186. d = d2;
  187. d->write_dcd_command.tag = DCD_CHECK_DATA_COMMAND_TAG;
  188. d->write_dcd_command.length = cpu_to_be16(4);
  189. d->write_dcd_command.param = DCD_CHECK_BITS_SET_PARAM;
  190. break;
  191. default:
  192. break;
  193. }
  194. gd_last_cmd = d;
  195. }
  196. static void set_dcd_val_v2(struct imx_header *imxhdr, char *name, int lineno,
  197. int fld, uint32_t value, uint32_t off)
  198. {
  199. struct dcd_v2_cmd *d = gd_last_cmd;
  200. int len;
  201. len = be16_to_cpu(d->write_dcd_command.length);
  202. off = (len - 4) >> 3;
  203. switch (fld) {
  204. case CFG_REG_ADDRESS:
  205. d->addr_data[off].addr = cpu_to_be32(value);
  206. break;
  207. case CFG_REG_VALUE:
  208. d->addr_data[off].value = cpu_to_be32(value);
  209. off++;
  210. d->write_dcd_command.length = cpu_to_be16((off << 3) + 4);
  211. break;
  212. default:
  213. break;
  214. }
  215. }
  216. /*
  217. * Complete setting up the rest field of DCD of V1
  218. * such as barker code and DCD data length.
  219. */
  220. static void set_dcd_rst_v1(struct imx_header *imxhdr, uint32_t dcd_len,
  221. char *name, int lineno)
  222. {
  223. dcd_v1_t *dcd_v1 = &imxhdr->header.hdr_v1.dcd_table;
  224. dcd_v1->preamble.barker = DCD_BARKER;
  225. dcd_v1->preamble.length = dcd_len * sizeof(dcd_type_addr_data_t);
  226. }
  227. /*
  228. * Complete setting up the reset field of DCD of V2
  229. * such as DCD tag, version, length, etc.
  230. */
  231. static void set_dcd_rst_v2(struct imx_header *imxhdr, uint32_t dcd_len,
  232. char *name, int lineno)
  233. {
  234. dcd_v2_t *dcd_v2 = &imxhdr->header.hdr_v2.dcd_table;
  235. struct dcd_v2_cmd *d = gd_last_cmd;
  236. int len;
  237. if (!d)
  238. d = &dcd_v2->dcd_cmd;
  239. len = be16_to_cpu(d->write_dcd_command.length);
  240. if (len > 4)
  241. d = (struct dcd_v2_cmd *)(((char *)d) + len);
  242. len = (char *)d - (char *)&dcd_v2->header;
  243. dcd_v2->header.tag = DCD_HEADER_TAG;
  244. dcd_v2->header.length = cpu_to_be16(len);
  245. dcd_v2->header.version = DCD_VERSION;
  246. }
  247. static void set_imx_hdr_v1(struct imx_header *imxhdr, uint32_t dcd_len,
  248. uint32_t entry_point, uint32_t flash_offset)
  249. {
  250. imx_header_v1_t *hdr_v1 = &imxhdr->header.hdr_v1;
  251. flash_header_v1_t *fhdr_v1 = &hdr_v1->fhdr;
  252. dcd_v1_t *dcd_v1 = &hdr_v1->dcd_table;
  253. uint32_t hdr_base;
  254. uint32_t header_length = (((char *)&dcd_v1->addr_data[dcd_len].addr)
  255. - ((char *)imxhdr));
  256. /* Set magic number */
  257. fhdr_v1->app_code_barker = APP_CODE_BARKER;
  258. /* TODO: check i.MX image V1 handling, for now use 'old' style */
  259. hdr_base = entry_point - 4096;
  260. fhdr_v1->app_dest_ptr = hdr_base - flash_offset;
  261. fhdr_v1->app_code_jump_vector = entry_point;
  262. fhdr_v1->dcd_ptr_ptr = hdr_base + offsetof(flash_header_v1_t, dcd_ptr);
  263. fhdr_v1->dcd_ptr = hdr_base + offsetof(imx_header_v1_t, dcd_table);
  264. /* Security feature are not supported */
  265. fhdr_v1->app_code_csf = 0;
  266. fhdr_v1->super_root_key = 0;
  267. header_size_ptr = (uint32_t *)(((char *)imxhdr) + header_length - 4);
  268. }
  269. static void set_imx_hdr_v2(struct imx_header *imxhdr, uint32_t dcd_len,
  270. uint32_t entry_point, uint32_t flash_offset)
  271. {
  272. imx_header_v2_t *hdr_v2 = &imxhdr->header.hdr_v2;
  273. flash_header_v2_t *fhdr_v2 = &hdr_v2->fhdr;
  274. uint32_t hdr_base;
  275. /* Set magic number */
  276. fhdr_v2->header.tag = IVT_HEADER_TAG; /* 0xD1 */
  277. fhdr_v2->header.length = cpu_to_be16(sizeof(flash_header_v2_t));
  278. fhdr_v2->header.version = IVT_VERSION; /* 0x40 */
  279. fhdr_v2->entry = entry_point;
  280. fhdr_v2->reserved1 = fhdr_v2->reserved2 = 0;
  281. hdr_base = entry_point - imximage_init_loadsize +
  282. flash_offset;
  283. fhdr_v2->self = hdr_base;
  284. if (dcd_len > 0)
  285. fhdr_v2->dcd_ptr = hdr_base
  286. + offsetof(imx_header_v2_t, dcd_table);
  287. else
  288. fhdr_v2->dcd_ptr = 0;
  289. fhdr_v2->boot_data_ptr = hdr_base
  290. + offsetof(imx_header_v2_t, boot_data);
  291. hdr_v2->boot_data.start = entry_point - imximage_init_loadsize;
  292. fhdr_v2->csf = 0;
  293. header_size_ptr = &hdr_v2->boot_data.size;
  294. csf_ptr = &fhdr_v2->csf;
  295. }
  296. static void set_hdr_func(void)
  297. {
  298. switch (imximage_version) {
  299. case IMXIMAGE_V1:
  300. set_dcd_val = set_dcd_val_v1;
  301. set_dcd_param = NULL;
  302. set_dcd_rst = set_dcd_rst_v1;
  303. set_imx_hdr = set_imx_hdr_v1;
  304. max_dcd_entries = MAX_HW_CFG_SIZE_V1;
  305. break;
  306. case IMXIMAGE_V2:
  307. gd_last_cmd = NULL;
  308. set_dcd_val = set_dcd_val_v2;
  309. set_dcd_param = set_dcd_param_v2;
  310. set_dcd_rst = set_dcd_rst_v2;
  311. set_imx_hdr = set_imx_hdr_v2;
  312. max_dcd_entries = MAX_HW_CFG_SIZE_V2;
  313. break;
  314. default:
  315. err_imximage_version(imximage_version);
  316. break;
  317. }
  318. }
  319. static void print_hdr_v1(struct imx_header *imx_hdr)
  320. {
  321. imx_header_v1_t *hdr_v1 = &imx_hdr->header.hdr_v1;
  322. flash_header_v1_t *fhdr_v1 = &hdr_v1->fhdr;
  323. dcd_v1_t *dcd_v1 = &hdr_v1->dcd_table;
  324. uint32_t size, length, ver;
  325. size = dcd_v1->preamble.length;
  326. if (size > (MAX_HW_CFG_SIZE_V1 * sizeof(dcd_type_addr_data_t))) {
  327. fprintf(stderr,
  328. "Error: Image corrupt DCD size %d exceed maximum %d\n",
  329. (uint32_t)(size / sizeof(dcd_type_addr_data_t)),
  330. MAX_HW_CFG_SIZE_V1);
  331. exit(EXIT_FAILURE);
  332. }
  333. length = dcd_v1->preamble.length / sizeof(dcd_type_addr_data_t);
  334. ver = detect_imximage_version(imx_hdr);
  335. printf("Image Type: Freescale IMX Boot Image\n");
  336. printf("Image Ver: %x", ver);
  337. printf("%s\n", get_table_entry_name(imximage_versions, NULL, ver));
  338. printf("Data Size: ");
  339. genimg_print_size(dcd_v1->addr_data[length].type);
  340. printf("Load Address: %08x\n", (uint32_t)fhdr_v1->app_dest_ptr);
  341. printf("Entry Point: %08x\n", (uint32_t)fhdr_v1->app_code_jump_vector);
  342. }
  343. static void print_hdr_v2(struct imx_header *imx_hdr)
  344. {
  345. imx_header_v2_t *hdr_v2 = &imx_hdr->header.hdr_v2;
  346. flash_header_v2_t *fhdr_v2 = &hdr_v2->fhdr;
  347. dcd_v2_t *dcd_v2 = &hdr_v2->dcd_table;
  348. uint32_t size, version;
  349. size = be16_to_cpu(dcd_v2->header.length);
  350. if (size > (MAX_HW_CFG_SIZE_V2 * sizeof(dcd_addr_data_t)) + 8) {
  351. fprintf(stderr,
  352. "Error: Image corrupt DCD size %d exceed maximum %d\n",
  353. (uint32_t)(size / sizeof(dcd_addr_data_t)),
  354. MAX_HW_CFG_SIZE_V2);
  355. exit(EXIT_FAILURE);
  356. }
  357. version = detect_imximage_version(imx_hdr);
  358. printf("Image Type: Freescale IMX Boot Image\n");
  359. printf("Image Ver: %x", version);
  360. printf("%s\n", get_table_entry_name(imximage_versions, NULL, version));
  361. printf("Data Size: ");
  362. genimg_print_size(hdr_v2->boot_data.size);
  363. printf("Load Address: %08x\n", (uint32_t)fhdr_v2->boot_data_ptr);
  364. printf("Entry Point: %08x\n", (uint32_t)fhdr_v2->entry);
  365. if (fhdr_v2->csf && (imximage_ivt_offset != UNDEFINED) &&
  366. (imximage_csf_size != UNDEFINED)) {
  367. printf("HAB Blocks: %08x %08x %08x\n",
  368. (uint32_t)fhdr_v2->self, 0,
  369. hdr_v2->boot_data.size - imximage_ivt_offset -
  370. imximage_csf_size);
  371. }
  372. }
  373. static void parse_cfg_cmd(struct imx_header *imxhdr, int32_t cmd, char *token,
  374. char *name, int lineno, int fld, int dcd_len)
  375. {
  376. int value;
  377. static int cmd_ver_first = ~0;
  378. switch (cmd) {
  379. case CMD_IMAGE_VERSION:
  380. imximage_version = get_cfg_value(token, name, lineno);
  381. if (cmd_ver_first == 0) {
  382. fprintf(stderr, "Error: %s[%d] - IMAGE_VERSION "
  383. "command need be the first before other "
  384. "valid command in the file\n", name, lineno);
  385. exit(EXIT_FAILURE);
  386. }
  387. cmd_ver_first = 1;
  388. set_hdr_func();
  389. break;
  390. case CMD_BOOT_FROM:
  391. imximage_ivt_offset = get_table_entry_id(imximage_boot_offset,
  392. "imximage boot option", token);
  393. if (imximage_ivt_offset == -1) {
  394. fprintf(stderr, "Error: %s[%d] -Invalid boot device"
  395. "(%s)\n", name, lineno, token);
  396. exit(EXIT_FAILURE);
  397. }
  398. imximage_init_loadsize =
  399. get_table_entry_id(imximage_boot_loadsize,
  400. "imximage boot option", token);
  401. if (imximage_init_loadsize == -1) {
  402. fprintf(stderr,
  403. "Error: %s[%d] -Invalid boot device(%s)\n",
  404. name, lineno, token);
  405. exit(EXIT_FAILURE);
  406. }
  407. /*
  408. * The SOC loads from the storage starting at address 0
  409. * then ensures that the load size contains the offset
  410. */
  411. if (imximage_init_loadsize < imximage_ivt_offset)
  412. imximage_init_loadsize = imximage_ivt_offset;
  413. if (unlikely(cmd_ver_first != 1))
  414. cmd_ver_first = 0;
  415. break;
  416. case CMD_BOOT_OFFSET:
  417. imximage_ivt_offset = get_cfg_value(token, name, lineno);
  418. if (unlikely(cmd_ver_first != 1))
  419. cmd_ver_first = 0;
  420. break;
  421. case CMD_WRITE_DATA:
  422. case CMD_WRITE_CLR_BIT:
  423. case CMD_CHECK_BITS_SET:
  424. case CMD_CHECK_BITS_CLR:
  425. value = get_cfg_value(token, name, lineno);
  426. if (set_dcd_param)
  427. (*set_dcd_param)(imxhdr, dcd_len, cmd);
  428. (*set_dcd_val)(imxhdr, name, lineno, fld, value, dcd_len);
  429. if (unlikely(cmd_ver_first != 1))
  430. cmd_ver_first = 0;
  431. break;
  432. case CMD_CSF:
  433. if (imximage_version != 2) {
  434. fprintf(stderr,
  435. "Error: %s[%d] - CSF only supported for VERSION 2(%s)\n",
  436. name, lineno, token);
  437. exit(EXIT_FAILURE);
  438. }
  439. imximage_csf_size = get_cfg_value(token, name, lineno);
  440. if (unlikely(cmd_ver_first != 1))
  441. cmd_ver_first = 0;
  442. break;
  443. }
  444. }
  445. static void parse_cfg_fld(struct imx_header *imxhdr, int32_t *cmd,
  446. char *token, char *name, int lineno, int fld, int *dcd_len)
  447. {
  448. int value;
  449. switch (fld) {
  450. case CFG_COMMAND:
  451. *cmd = get_table_entry_id(imximage_cmds,
  452. "imximage commands", token);
  453. if (*cmd < 0) {
  454. fprintf(stderr, "Error: %s[%d] - Invalid command"
  455. "(%s)\n", name, lineno, token);
  456. exit(EXIT_FAILURE);
  457. }
  458. break;
  459. case CFG_REG_SIZE:
  460. parse_cfg_cmd(imxhdr, *cmd, token, name, lineno, fld, *dcd_len);
  461. break;
  462. case CFG_REG_ADDRESS:
  463. case CFG_REG_VALUE:
  464. switch(*cmd) {
  465. case CMD_WRITE_DATA:
  466. case CMD_WRITE_CLR_BIT:
  467. case CMD_CHECK_BITS_SET:
  468. case CMD_CHECK_BITS_CLR:
  469. value = get_cfg_value(token, name, lineno);
  470. if (set_dcd_param)
  471. (*set_dcd_param)(imxhdr, *dcd_len, *cmd);
  472. (*set_dcd_val)(imxhdr, name, lineno, fld, value,
  473. *dcd_len);
  474. if (fld == CFG_REG_VALUE) {
  475. (*dcd_len)++;
  476. if (*dcd_len > max_dcd_entries) {
  477. fprintf(stderr, "Error: %s[%d] -"
  478. "DCD table exceeds maximum size(%d)\n",
  479. name, lineno, max_dcd_entries);
  480. exit(EXIT_FAILURE);
  481. }
  482. }
  483. break;
  484. default:
  485. break;
  486. }
  487. break;
  488. default:
  489. break;
  490. }
  491. }
  492. static uint32_t parse_cfg_file(struct imx_header *imxhdr, char *name)
  493. {
  494. FILE *fd = NULL;
  495. char *line = NULL;
  496. char *token, *saveptr1, *saveptr2;
  497. int lineno = 0;
  498. int fld;
  499. size_t len;
  500. int dcd_len = 0;
  501. int32_t cmd;
  502. fd = fopen(name, "r");
  503. if (fd == 0) {
  504. fprintf(stderr, "Error: %s - Can't open DCD file\n", name);
  505. exit(EXIT_FAILURE);
  506. }
  507. /*
  508. * Very simple parsing, line starting with # are comments
  509. * and are dropped
  510. */
  511. while ((getline(&line, &len, fd)) > 0) {
  512. lineno++;
  513. token = strtok_r(line, "\r\n", &saveptr1);
  514. if (token == NULL)
  515. continue;
  516. /* Check inside the single line */
  517. for (fld = CFG_COMMAND, cmd = CMD_INVALID,
  518. line = token; ; line = NULL, fld++) {
  519. token = strtok_r(line, " \t", &saveptr2);
  520. if (token == NULL)
  521. break;
  522. /* Drop all text starting with '#' as comments */
  523. if (token[0] == '#')
  524. break;
  525. parse_cfg_fld(imxhdr, &cmd, token, name,
  526. lineno, fld, &dcd_len);
  527. }
  528. }
  529. (*set_dcd_rst)(imxhdr, dcd_len, name, lineno);
  530. fclose(fd);
  531. /* Exit if there is no BOOT_FROM field specifying the flash_offset */
  532. if (imximage_ivt_offset == FLASH_OFFSET_UNDEFINED) {
  533. fprintf(stderr, "Error: No BOOT_FROM tag in %s\n", name);
  534. exit(EXIT_FAILURE);
  535. }
  536. return dcd_len;
  537. }
  538. static int imximage_check_image_types(uint8_t type)
  539. {
  540. if (type == IH_TYPE_IMXIMAGE)
  541. return EXIT_SUCCESS;
  542. else
  543. return EXIT_FAILURE;
  544. }
  545. static int imximage_verify_header(unsigned char *ptr, int image_size,
  546. struct image_tool_params *params)
  547. {
  548. struct imx_header *imx_hdr = (struct imx_header *) ptr;
  549. if (detect_imximage_version(imx_hdr) == IMXIMAGE_VER_INVALID)
  550. return -FDT_ERR_BADSTRUCTURE;
  551. return 0;
  552. }
  553. static void imximage_print_header(const void *ptr)
  554. {
  555. struct imx_header *imx_hdr = (struct imx_header *) ptr;
  556. uint32_t version = detect_imximage_version(imx_hdr);
  557. switch (version) {
  558. case IMXIMAGE_V1:
  559. print_hdr_v1(imx_hdr);
  560. break;
  561. case IMXIMAGE_V2:
  562. print_hdr_v2(imx_hdr);
  563. break;
  564. default:
  565. err_imximage_version(version);
  566. break;
  567. }
  568. }
  569. static void imximage_set_header(void *ptr, struct stat *sbuf, int ifd,
  570. struct image_tool_params *params)
  571. {
  572. struct imx_header *imxhdr = (struct imx_header *)ptr;
  573. uint32_t dcd_len;
  574. /*
  575. * In order to not change the old imx cfg file
  576. * by adding VERSION command into it, here need
  577. * set up function ptr group to V1 by default.
  578. */
  579. imximage_version = IMXIMAGE_V1;
  580. /* Be able to detect if the cfg file has no BOOT_FROM tag */
  581. imximage_ivt_offset = FLASH_OFFSET_UNDEFINED;
  582. imximage_csf_size = 0;
  583. set_hdr_func();
  584. /* Parse dcd configuration file */
  585. dcd_len = parse_cfg_file(imxhdr, params->imagename);
  586. if (imximage_version == IMXIMAGE_V2) {
  587. if (imximage_init_loadsize < imximage_ivt_offset +
  588. sizeof(imx_header_v2_t))
  589. imximage_init_loadsize = imximage_ivt_offset +
  590. sizeof(imx_header_v2_t);
  591. }
  592. /* Set the imx header */
  593. (*set_imx_hdr)(imxhdr, dcd_len, params->ep, imximage_ivt_offset);
  594. /*
  595. * ROM bug alert
  596. *
  597. * MX53 only loads 512 byte multiples in case of SD boot.
  598. * MX53 only loads NAND page multiples in case of NAND boot and
  599. * supports up to 4096 byte large pages, thus align to 4096.
  600. *
  601. * The remaining fraction of a block bytes would not be loaded!
  602. */
  603. *header_size_ptr = ROUND((sbuf->st_size + imximage_ivt_offset), 4096);
  604. if (csf_ptr && imximage_csf_size) {
  605. *csf_ptr = params->ep - imximage_init_loadsize +
  606. *header_size_ptr;
  607. *header_size_ptr += imximage_csf_size;
  608. }
  609. }
  610. int imximage_check_params(struct image_tool_params *params)
  611. {
  612. if (!params)
  613. return CFG_INVALID;
  614. if (!strlen(params->imagename)) {
  615. fprintf(stderr, "Error: %s - Configuration file not specified, "
  616. "it is needed for imximage generation\n",
  617. params->cmdname);
  618. return CFG_INVALID;
  619. }
  620. /*
  621. * Check parameters:
  622. * XIP is not allowed and verify that incompatible
  623. * parameters are not sent at the same time
  624. * For example, if list is required a data image must not be provided
  625. */
  626. return (params->dflag && (params->fflag || params->lflag)) ||
  627. (params->fflag && (params->dflag || params->lflag)) ||
  628. (params->lflag && (params->dflag || params->fflag)) ||
  629. (params->xflag) || !(strlen(params->imagename));
  630. }
  631. static int imximage_generate(struct image_tool_params *params,
  632. struct image_type_params *tparams)
  633. {
  634. struct imx_header *imxhdr;
  635. size_t alloc_len;
  636. struct stat sbuf;
  637. char *datafile = params->datafile;
  638. uint32_t pad_len;
  639. memset(&imximage_header, 0, sizeof(imximage_header));
  640. /*
  641. * In order to not change the old imx cfg file
  642. * by adding VERSION command into it, here need
  643. * set up function ptr group to V1 by default.
  644. */
  645. imximage_version = IMXIMAGE_V1;
  646. /* Be able to detect if the cfg file has no BOOT_FROM tag */
  647. imximage_ivt_offset = FLASH_OFFSET_UNDEFINED;
  648. imximage_csf_size = 0;
  649. set_hdr_func();
  650. /* Parse dcd configuration file */
  651. parse_cfg_file(&imximage_header, params->imagename);
  652. /* TODO: check i.MX image V1 handling, for now use 'old' style */
  653. if (imximage_version == IMXIMAGE_V1) {
  654. alloc_len = 4096;
  655. } else {
  656. if (imximage_init_loadsize < imximage_ivt_offset +
  657. sizeof(imx_header_v2_t))
  658. imximage_init_loadsize = imximage_ivt_offset +
  659. sizeof(imx_header_v2_t);
  660. alloc_len = imximage_init_loadsize - imximage_ivt_offset;
  661. }
  662. if (alloc_len < sizeof(struct imx_header)) {
  663. fprintf(stderr, "%s: header error\n",
  664. params->cmdname);
  665. exit(EXIT_FAILURE);
  666. }
  667. imxhdr = malloc(alloc_len);
  668. if (!imxhdr) {
  669. fprintf(stderr, "%s: malloc return failure: %s\n",
  670. params->cmdname, strerror(errno));
  671. exit(EXIT_FAILURE);
  672. }
  673. memset(imxhdr, 0, alloc_len);
  674. tparams->header_size = alloc_len;
  675. tparams->hdr = imxhdr;
  676. /* determine data image file length */
  677. if (stat(datafile, &sbuf) < 0) {
  678. fprintf(stderr, "%s: Can't stat %s: %s\n",
  679. params->cmdname, datafile, strerror(errno));
  680. exit(EXIT_FAILURE);
  681. }
  682. pad_len = ROUND(sbuf.st_size, 4096) - sbuf.st_size;
  683. /* TODO: check i.MX image V1 handling, for now use 'old' style */
  684. if (imximage_version == IMXIMAGE_V1)
  685. return 0;
  686. else
  687. return pad_len;
  688. }
  689. /*
  690. * imximage parameters
  691. */
  692. U_BOOT_IMAGE_TYPE(
  693. imximage,
  694. "Freescale i.MX Boot Image support",
  695. 0,
  696. NULL,
  697. imximage_check_params,
  698. imximage_verify_header,
  699. imximage_print_header,
  700. imximage_set_header,
  701. NULL,
  702. imximage_check_image_types,
  703. NULL,
  704. imximage_generate
  705. );