clk-pxs2.c 1.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556
  1. /*
  2. * Copyright (C) 2015 Masahiro Yamada <yamada.masahiro@socionext.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <linux/bitops.h>
  7. #include <linux/io.h>
  8. #include "../init.h"
  9. #include "../sc-regs.h"
  10. void uniphier_pxs2_clk_init(void)
  11. {
  12. u32 tmp;
  13. /* deassert reset */
  14. tmp = readl(SC_RSTCTRL);
  15. #ifdef CONFIG_USB_XHCI_UNIPHIER
  16. tmp |= SC_RSTCTRL_NRST_USB3B0 | SC_RSTCTRL_NRST_GIO;
  17. #endif
  18. #ifdef CONFIG_UNIPHIER_ETH
  19. tmp |= SC_RSTCTRL_NRST_ETHER;
  20. #endif
  21. #ifdef CONFIG_NAND_DENALI
  22. tmp |= SC_RSTCTRL_NRST_NAND;
  23. #endif
  24. writel(tmp, SC_RSTCTRL);
  25. readl(SC_RSTCTRL); /* dummy read */
  26. #ifdef CONFIG_USB_XHCI_UNIPHIER
  27. tmp = readl(SC_RSTCTRL2);
  28. tmp |= SC_RSTCTRL2_NRST_USB3B1;
  29. writel(tmp, SC_RSTCTRL2);
  30. readl(SC_RSTCTRL2); /* dummy read */
  31. tmp = readl(SC_RSTCTRL6);
  32. tmp |= 0x37;
  33. writel(tmp, SC_RSTCTRL6);
  34. #endif
  35. /* provide clocks */
  36. tmp = readl(SC_CLKCTRL);
  37. #ifdef CONFIG_USB_XHCI_UNIPHIER
  38. tmp |= BIT(20) | BIT(19) | SC_CLKCTRL_CEN_USB31 | SC_CLKCTRL_CEN_USB30 |
  39. SC_CLKCTRL_CEN_GIO;
  40. #endif
  41. #ifdef CONFIG_UNIPHIER_ETH
  42. tmp |= SC_CLKCTRL_CEN_ETHER;
  43. #endif
  44. #ifdef CONFIG_NAND_DENALI
  45. tmp |= SC_CLKCTRL_CEN_NAND;
  46. #endif
  47. writel(tmp, SC_CLKCTRL);
  48. readl(SC_CLKCTRL); /* dummy read */
  49. }