ddr3_axp.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #ifndef __DDR3_AXP_H
  7. #define __DDR3_AXP_H
  8. #define MV_78XX0_Z1_REV 0x0
  9. #define MV_78XX0_A0_REV 0x1
  10. #define MV_78XX0_B0_REV 0x2
  11. #define SAR_DDR3_FREQ_MASK 0xFE00000
  12. #define SAR_CPU_FAB_GET(cpu, fab) (((cpu & 0x7) << 21) | ((fab & 0xF) << 24))
  13. #define MAX_CS 4
  14. #define MIN_DIMM_ADDR 0x50
  15. #define FAR_END_DIMM_ADDR 0x50
  16. #define MAX_DIMM_ADDR 0x60
  17. #ifndef CONFIG_DDR_FIXED_SIZE
  18. #define SDRAM_CS_SIZE 0xFFFFFFF
  19. #else
  20. #define SDRAM_CS_SIZE (CONFIG_DDR_FIXED_SIZE - 1)
  21. #endif
  22. #define SDRAM_CS_BASE 0x0
  23. #define SDRAM_DIMM_SIZE 0x80000000
  24. #define CPU_CONFIGURATION_REG(id) (0x21800 + (id * 0x100))
  25. #define CPU_MRVL_ID_OFFSET 0x10
  26. #define SAR1_CPU_CORE_MASK 0x00000018
  27. #define SAR1_CPU_CORE_OFFSET 3
  28. /* Only enable ECC if the board selects it */
  29. #ifdef CONFIG_BOARD_ECC_SUPPORT
  30. #define ECC_SUPPORT
  31. #endif
  32. #define NEW_FABRIC_TWSI_ADDR 0x4E
  33. #ifdef CONFIG_DB_784MP_GP
  34. #define BUS_WIDTH_ECC_TWSI_ADDR 0x4E
  35. #else
  36. #define BUS_WIDTH_ECC_TWSI_ADDR 0x4F
  37. #endif
  38. #define MV_MAX_DDR3_STATIC_SIZE 50
  39. #define MV_DDR3_MODES_NUMBER 30
  40. #define RESUME_RL_PATTERNS_ADDR (0xFE0000)
  41. #define RESUME_RL_PATTERNS_SIZE (0x100)
  42. #define RESUME_TRAINING_VALUES_ADDR (RESUME_RL_PATTERNS_ADDR + RESUME_RL_PATTERNS_SIZE)
  43. #define RESUME_TRAINING_VALUES_MAX (0xCD0)
  44. #define BOOT_INFO_ADDR (RESUME_RL_PATTERNS_ADDR + 0x1000)
  45. #define CHECKSUM_RESULT_ADDR (BOOT_INFO_ADDR + 0x1000)
  46. #define NUM_OF_REGISTER_ADDR (CHECKSUM_RESULT_ADDR + 4)
  47. #define SUSPEND_MAGIC_WORD (0xDEADB002)
  48. #define REGISTER_LIST_END (0xFFFFFFFF)
  49. /*
  50. * Registers offset
  51. */
  52. #define REG_SAMPLE_RESET_LOW_ADDR 0x18230
  53. #define REG_SAMPLE_RESET_HIGH_ADDR 0x18234
  54. #define REG_SAMPLE_RESET_CPU_FREQ_OFFS 21
  55. #define REG_SAMPLE_RESET_CPU_FREQ_MASK 0x00E00000
  56. #define REG_SAMPLE_RESET_FAB_OFFS 24
  57. #define REG_SAMPLE_RESET_FAB_MASK 0xF000000
  58. #define REG_SAMPLE_RESET_TCLK_OFFS 28
  59. #define REG_SAMPLE_RESET_CPU_ARCH_OFFS 31
  60. #define REG_SAMPLE_RESET_HIGH_CPU_FREQ_OFFS 20
  61. /* MISC */
  62. /*
  63. * In mainline U-Boot we're re-configuring the mvebu base address
  64. * register to 0xf1000000. So need to use this value for the DDR
  65. * training code as well.
  66. */
  67. #define INTER_REGS_BASE SOC_REGS_PHY_BASE
  68. /* DDR */
  69. #define REG_SDRAM_CONFIG_ADDR 0x1400
  70. #define REG_SDRAM_CONFIG_MASK 0x9FFFFFFF
  71. #define REG_SDRAM_CONFIG_RFRS_MASK 0x3FFF
  72. #define REG_SDRAM_CONFIG_WIDTH_OFFS 15
  73. #define REG_SDRAM_CONFIG_REGDIMM_OFFS 17
  74. #define REG_SDRAM_CONFIG_ECC_OFFS 18
  75. #define REG_SDRAM_CONFIG_IERR_OFFS 19
  76. #define REG_SDRAM_CONFIG_PUPRSTDIV_OFFS 28
  77. #define REG_SDRAM_CONFIG_RSTRD_OFFS 30
  78. #define REG_DUNIT_CTRL_LOW_ADDR 0x1404
  79. #define REG_DUNIT_CTRL_LOW_2T_OFFS 3
  80. #define REG_DUNIT_CTRL_LOW_2T_MASK 0x3
  81. #define REG_DUNIT_CTRL_LOW_DPDE_OFFS 14
  82. #define REG_SDRAM_TIMING_LOW_ADDR 0x1408
  83. #define REG_SDRAM_TIMING_HIGH_ADDR 0x140C
  84. #define REG_SDRAM_TIMING_H_R2R_OFFS 7
  85. #define REG_SDRAM_TIMING_H_R2R_MASK 0x3
  86. #define REG_SDRAM_TIMING_H_R2W_W2R_OFFS 9
  87. #define REG_SDRAM_TIMING_H_R2W_W2R_MASK 0x3
  88. #define REG_SDRAM_TIMING_H_W2W_OFFS 11
  89. #define REG_SDRAM_TIMING_H_W2W_MASK 0x1F
  90. #define REG_SDRAM_TIMING_H_R2R_H_OFFS 19
  91. #define REG_SDRAM_TIMING_H_R2R_H_MASK 0x7
  92. #define REG_SDRAM_TIMING_H_R2W_W2R_H_OFFS 22
  93. #define REG_SDRAM_TIMING_H_R2W_W2R_H_MASK 0x7
  94. #define REG_SDRAM_ADDRESS_CTRL_ADDR 0x1410
  95. #define REG_SDRAM_ADDRESS_SIZE_OFFS 2
  96. #define REG_SDRAM_ADDRESS_SIZE_HIGH_OFFS 18
  97. #define REG_SDRAM_ADDRESS_CTRL_STRUCT_OFFS 4
  98. #define REG_SDRAM_OPEN_PAGES_ADDR 0x1414
  99. #define REG_SDRAM_OPERATION_CS_OFFS 8
  100. #define REG_SDRAM_OPERATION_ADDR 0x1418
  101. #define REG_SDRAM_OPERATION_CWA_DELAY_SEL_OFFS 24
  102. #define REG_SDRAM_OPERATION_CWA_DATA_OFFS 20
  103. #define REG_SDRAM_OPERATION_CWA_DATA_MASK 0xF
  104. #define REG_SDRAM_OPERATION_CWA_RC_OFFS 16
  105. #define REG_SDRAM_OPERATION_CWA_RC_MASK 0xF
  106. #define REG_SDRAM_OPERATION_CMD_MR0 0xF03
  107. #define REG_SDRAM_OPERATION_CMD_MR1 0xF04
  108. #define REG_SDRAM_OPERATION_CMD_MR2 0xF08
  109. #define REG_SDRAM_OPERATION_CMD_MR3 0xF09
  110. #define REG_SDRAM_OPERATION_CMD_RFRS 0xF02
  111. #define REG_SDRAM_OPERATION_CMD_CWA 0xF0E
  112. #define REG_SDRAM_OPERATION_CMD_RFRS_DONE 0xF
  113. #define REG_SDRAM_OPERATION_CMD_MASK 0xF
  114. #define REG_SDRAM_OPERATION_CS_OFFS 8
  115. #define REG_OUDDR3_TIMING_ADDR 0x142C
  116. #define REG_SDRAM_MODE_ADDR 0x141C
  117. #define REG_SDRAM_EXT_MODE_ADDR 0x1420
  118. #define REG_DDR_CONT_HIGH_ADDR 0x1424
  119. #define REG_ODT_TIME_LOW_ADDR 0x1428
  120. #define REG_ODT_ON_CTL_RD_OFFS 12
  121. #define REG_ODT_OFF_CTL_RD_OFFS 16
  122. #define REG_SDRAM_ERROR_ADDR 0x1454
  123. #define REG_SDRAM_AUTO_PWR_SAVE_ADDR 0x1474
  124. #define REG_ODT_TIME_HIGH_ADDR 0x147C
  125. #define REG_SDRAM_INIT_CTRL_ADDR 0x1480
  126. #define REG_SDRAM_INIT_CTRL_OFFS 0
  127. #define REG_SDRAM_INIT_CKE_ASSERT_OFFS 2
  128. #define REG_SDRAM_INIT_RESET_DEASSERT_OFFS 3
  129. #define REG_SDRAM_ODT_CTRL_LOW_ADDR 0x1494
  130. #define REG_SDRAM_ODT_CTRL_HIGH_ADDR 0x1498
  131. /*#define REG_SDRAM_ODT_CTRL_HIGH_OVRD_MASK 0xFFFFFF55 */
  132. #define REG_SDRAM_ODT_CTRL_HIGH_OVRD_MASK 0x0
  133. #define REG_SDRAM_ODT_CTRL_HIGH_OVRD_ENA 0x3
  134. #define REG_DUNIT_ODT_CTRL_ADDR 0x149C
  135. #define REG_DUNIT_ODT_CTRL_OVRD_OFFS 8
  136. #define REG_DUNIT_ODT_CTRL_OVRD_VAL_OFFS 9
  137. #define REG_DRAM_FIFO_CTRL_ADDR 0x14A0
  138. #define REG_DRAM_AXI_CTRL_ADDR 0x14A8
  139. #define REG_DRAM_AXI_CTRL_AXIDATABUSWIDTH_OFFS 0
  140. #define REG_METAL_MASK_ADDR 0x14B0
  141. #define REG_METAL_MASK_MASK 0xDFFFFFFF
  142. #define REG_METAL_MASK_RETRY_OFFS 0
  143. #define REG_DRAM_ADDR_CTRL_DRIVE_STRENGTH_ADDR 0x14C0
  144. #define REG_DRAM_DATA_DQS_DRIVE_STRENGTH_ADDR 0x14C4
  145. #define REG_DRAM_VER_CAL_MACHINE_CTRL_ADDR 0x14c8
  146. #define REG_DRAM_MAIN_PADS_CAL_ADDR 0x14CC
  147. #define REG_DRAM_HOR_CAL_MACHINE_CTRL_ADDR 0x17c8
  148. #define REG_CS_SIZE_SCRATCH_ADDR 0x1504
  149. #define REG_DYNAMIC_POWER_SAVE_ADDR 0x1520
  150. #define REG_DDR_IO_ADDR 0x1524
  151. #define REG_DDR_IO_CLK_RATIO_OFFS 15
  152. #define REG_DFS_ADDR 0x1528
  153. #define REG_DFS_DLLNEXTSTATE_OFFS 0
  154. #define REG_DFS_BLOCK_OFFS 1
  155. #define REG_DFS_SR_OFFS 2
  156. #define REG_DFS_ATSR_OFFS 3
  157. #define REG_DFS_RECONF_OFFS 4
  158. #define REG_DFS_CL_NEXT_STATE_OFFS 8
  159. #define REG_DFS_CL_NEXT_STATE_MASK 0xF
  160. #define REG_DFS_CWL_NEXT_STATE_OFFS 12
  161. #define REG_DFS_CWL_NEXT_STATE_MASK 0x7
  162. #define REG_READ_DATA_SAMPLE_DELAYS_ADDR 0x1538
  163. #define REG_READ_DATA_SAMPLE_DELAYS_MASK 0x1F
  164. #define REG_READ_DATA_SAMPLE_DELAYS_OFFS 8
  165. #define REG_READ_DATA_READY_DELAYS_ADDR 0x153C
  166. #define REG_READ_DATA_READY_DELAYS_MASK 0x1F
  167. #define REG_READ_DATA_READY_DELAYS_OFFS 8
  168. #define START_BURST_IN_ADDR 1
  169. #define REG_DRAM_TRAINING_SHADOW_ADDR 0x18488
  170. #define REG_DRAM_TRAINING_ADDR 0x15B0
  171. #define REG_DRAM_TRAINING_LOW_FREQ_OFFS 0
  172. #define REG_DRAM_TRAINING_PATTERNS_OFFS 4
  173. #define REG_DRAM_TRAINING_MED_FREQ_OFFS 2
  174. #define REG_DRAM_TRAINING_WL_OFFS 3
  175. #define REG_DRAM_TRAINING_RL_OFFS 6
  176. #define REG_DRAM_TRAINING_DQS_RX_OFFS 15
  177. #define REG_DRAM_TRAINING_DQS_TX_OFFS 16
  178. #define REG_DRAM_TRAINING_CS_OFFS 20
  179. #define REG_DRAM_TRAINING_RETEST_OFFS 24
  180. #define REG_DRAM_TRAINING_DFS_FREQ_OFFS 27
  181. #define REG_DRAM_TRAINING_DFS_REQ_OFFS 29
  182. #define REG_DRAM_TRAINING_ERROR_OFFS 30
  183. #define REG_DRAM_TRAINING_AUTO_OFFS 31
  184. #define REG_DRAM_TRAINING_RETEST_PAR 0x3
  185. #define REG_DRAM_TRAINING_RETEST_MASK 0xF8FFFFFF
  186. #define REG_DRAM_TRAINING_CS_MASK 0xFF0FFFFF
  187. #define REG_DRAM_TRAINING_PATTERNS_MASK 0xFF0F0000
  188. #define REG_DRAM_TRAINING_1_ADDR 0x15B4
  189. #define REG_DRAM_TRAINING_1_TRNBPOINT_OFFS 16
  190. #define REG_DRAM_TRAINING_2_ADDR 0x15B8
  191. #define REG_DRAM_TRAINING_2_OVERRUN_OFFS 17
  192. #define REG_DRAM_TRAINING_2_FIFO_RST_OFFS 4
  193. #define REG_DRAM_TRAINING_2_RL_MODE_OFFS 3
  194. #define REG_DRAM_TRAINING_2_WL_MODE_OFFS 2
  195. #define REG_DRAM_TRAINING_2_ECC_MUX_OFFS 1
  196. #define REG_DRAM_TRAINING_2_SW_OVRD_OFFS 0
  197. #define REG_DRAM_TRAINING_PATTERN_BASE_ADDR 0x15BC
  198. #define REG_DRAM_TRAINING_PATTERN_BASE_OFFS 3
  199. #define REG_TRAINING_DEBUG_2_ADDR 0x15C4
  200. #define REG_TRAINING_DEBUG_2_OFFS 16
  201. #define REG_TRAINING_DEBUG_2_MASK 0x3
  202. #define REG_TRAINING_DEBUG_3_ADDR 0x15C8
  203. #define REG_TRAINING_DEBUG_3_OFFS 3
  204. #define REG_TRAINING_DEBUG_3_MASK 0x7
  205. #define MR_CS_ADDR_OFFS 4
  206. #define REG_DDR3_MR0_ADDR 0x15D0
  207. #define REG_DDR3_MR0_CS_ADDR 0x1870
  208. #define REG_DDR3_MR0_CL_MASK 0x74
  209. #define REG_DDR3_MR0_CL_OFFS 2
  210. #define REG_DDR3_MR0_CL_HIGH_OFFS 3
  211. #define CL_MASK 0xF
  212. #define REG_DDR3_MR1_ADDR 0x15D4
  213. #define REG_DDR3_MR1_CS_ADDR 0x1874
  214. #define REG_DDR3_MR1_RTT_MASK 0xFFFFFDBB
  215. #define REG_DDR3_MR1_DLL_ENA_OFFS 0
  216. #define REG_DDR3_MR1_RTT_DISABLED 0x0
  217. #define REG_DDR3_MR1_RTT_RZQ2 0x40
  218. #define REG_DDR3_MR1_RTT_RZQ4 0x2
  219. #define REG_DDR3_MR1_RTT_RZQ6 0x42
  220. #define REG_DDR3_MR1_RTT_RZQ8 0x202
  221. #define REG_DDR3_MR1_RTT_RZQ12 0x4
  222. #define REG_DDR3_MR1_OUTBUF_WL_MASK 0xFFFFEF7F /* WL-disabled,OB-enabled */
  223. #define REG_DDR3_MR1_OUTBUF_DIS_OFFS 12 /* Output Buffer Disabled */
  224. #define REG_DDR3_MR1_WL_ENA_OFFS 7
  225. #define REG_DDR3_MR1_WL_ENA 0x80 /* WL Enabled */
  226. #define REG_DDR3_MR1_ODT_MASK 0xFFFFFDBB
  227. #define REG_DDR3_MR2_ADDR 0x15D8
  228. #define REG_DDR3_MR2_CS_ADDR 0x1878
  229. #define REG_DDR3_MR2_CWL_OFFS 3
  230. #define REG_DDR3_MR2_CWL_MASK 0x7
  231. #define REG_DDR3_MR2_ODT_MASK 0xFFFFF9FF
  232. #define REG_DDR3_MR3_ADDR 0x15DC
  233. #define REG_DDR3_MR3_CS_ADDR 0x187C
  234. #define REG_DDR3_RANK_CTRL_ADDR 0x15E0
  235. #define REG_DDR3_RANK_CTRL_CS_ENA_MASK 0xF
  236. #define REG_DDR3_RANK_CTRL_MIRROR_OFFS 4
  237. #define REG_ZQC_CONF_ADDR 0x15E4
  238. #define REG_DRAM_PHY_CONFIG_ADDR 0x15EC
  239. #define REG_DRAM_PHY_CONFIG_MASK 0x3FFFFFFF
  240. #define REG_ODPG_CNTRL_ADDR 0x1600
  241. #define REG_ODPG_CNTRL_OFFS 21
  242. #define REG_PHY_LOCK_MASK_ADDR 0x1670
  243. #define REG_PHY_LOCK_MASK_MASK 0xFFFFF000
  244. #define REG_PHY_LOCK_STATUS_ADDR 0x1674
  245. #define REG_PHY_LOCK_STATUS_LOCK_OFFS 9
  246. #define REG_PHY_LOCK_STATUS_LOCK_MASK 0xFFF
  247. #define REG_PHY_LOCK_APLL_ADLL_STATUS_MASK 0x7FF
  248. #define REG_PHY_REGISTRY_FILE_ACCESS_ADDR 0x16A0
  249. #define REG_PHY_REGISTRY_FILE_ACCESS_OP_WR 0xC0000000
  250. #define REG_PHY_REGISTRY_FILE_ACCESS_OP_RD 0x80000000
  251. #define REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE 0x80000000
  252. #define REG_PHY_BC_OFFS 27
  253. #define REG_PHY_CNTRL_OFFS 26
  254. #define REG_PHY_CS_OFFS 16
  255. #define REG_PHY_DQS_REF_DLY_OFFS 10
  256. #define REG_PHY_PHASE_OFFS 8
  257. #define REG_PHY_PUP_OFFS 22
  258. #define REG_TRAINING_WL_ADDR 0x16AC
  259. #define REG_TRAINING_WL_CS_MASK 0xFFFFFFFC
  260. #define REG_TRAINING_WL_UPD_OFFS 2
  261. #define REG_TRAINING_WL_CS_DONE_OFFS 3
  262. #define REG_TRAINING_WL_RATIO_MASK 0xFFFFFF0F
  263. #define REG_TRAINING_WL_1TO1 0x50
  264. #define REG_TRAINING_WL_2TO1 0x10
  265. #define REG_TRAINING_WL_DELAYEXP_MASK 0x20000000
  266. #define REG_TRAINING_WL_RESULTS_MASK 0x000001FF
  267. #define REG_TRAINING_WL_RESULTS_OFFS 20
  268. #define REG_REGISTERED_DRAM_CTRL_ADDR 0x16D0
  269. #define REG_REGISTERED_DRAM_CTRL_SR_FLOAT_OFFS 15
  270. #define REG_REGISTERED_DRAM_CTRL_PARITY_MASK 0x3F
  271. /* DLB*/
  272. #define REG_STATIC_DRAM_DLB_CONTROL 0x1700
  273. #define DLB_BUS_OPTIMIZATION_WEIGHTS_REG 0x1704
  274. #define DLB_AGING_REGISTER 0x1708
  275. #define DLB_EVICTION_CONTROL_REG 0x170c
  276. #define DLB_EVICTION_TIMERS_REGISTER_REG 0x1710
  277. #define DLB_ENABLE 0x1
  278. #define DLB_WRITE_COALESING (0x1 << 2)
  279. #define DLB_AXI_PREFETCH_EN (0x1 << 3)
  280. #define DLB_MBUS_PREFETCH_EN (0x1 << 4)
  281. #define PREFETCH_NLNSZTR (0x1 << 6)
  282. /* CPU */
  283. #define REG_BOOTROM_ROUTINE_ADDR 0x182D0
  284. #define REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS 12
  285. #define REG_DRAM_INIT_CTRL_STATUS_ADDR 0x18488
  286. #define REG_DRAM_INIT_CTRL_TRN_CLK_OFFS 16
  287. #define REG_CPU_DIV_CLK_CTRL_0_NEW_RATIO 0x000200FF
  288. #define REG_DRAM_INIT_CTRL_STATUS_2_ADDR 0x1488
  289. #define REG_CPU_DIV_CLK_CTRL_0_ADDR 0x18700
  290. #define REG_CPU_DIV_CLK_CTRL_1_ADDR 0x18704
  291. #define REG_CPU_DIV_CLK_CTRL_2_ADDR 0x18708
  292. #define REG_CPU_DIV_CLK_CTRL_3_ADDR 0x1870C
  293. #define REG_CPU_DIV_CLK_CTRL_3_FREQ_MASK 0xFFFFC0FF
  294. #define REG_CPU_DIV_CLK_CTRL_3_FREQ_OFFS 8
  295. #define REG_CPU_DIV_CLK_CTRL_4_ADDR 0x18710
  296. #define REG_CPU_DIV_CLK_STATUS_0_ADDR 0x18718
  297. #define REG_CPU_DIV_CLK_ALL_STABLE_OFFS 8
  298. #define REG_CPU_PLL_CTRL_0_ADDR 0x1871C
  299. #define REG_CPU_PLL_STATUS_0_ADDR 0x18724
  300. #define REG_CORE_DIV_CLK_CTRL_ADDR 0x18740
  301. #define REG_CORE_DIV_CLK_STATUS_ADDR 0x18744
  302. #define REG_DDRPHY_APLL_CTRL_ADDR 0x18780
  303. #define REG_DDRPHY_APLL_CTRL_2_ADDR 0x18784
  304. #define REG_SFABRIC_CLK_CTRL_ADDR 0x20858
  305. #define REG_SFABRIC_CLK_CTRL_SMPL_OFFS 8
  306. /* DRAM Windows */
  307. #define REG_XBAR_WIN_19_CTRL_ADDR 0x200e8
  308. #define REG_XBAR_WIN_4_CTRL_ADDR 0x20040
  309. #define REG_XBAR_WIN_4_BASE_ADDR 0x20044
  310. #define REG_XBAR_WIN_4_REMAP_ADDR 0x20048
  311. #define REG_FASTPATH_WIN_0_CTRL_ADDR 0x20184
  312. #define REG_XBAR_WIN_7_REMAP_ADDR 0x20078
  313. /* SRAM */
  314. #define REG_CDI_CONFIG_ADDR 0x20220
  315. #define REG_SRAM_WINDOW_0_ADDR 0x20240
  316. #define REG_SRAM_WINDOW_0_ENA_OFFS 0
  317. #define REG_SRAM_WINDOW_1_ADDR 0x20244
  318. #define REG_SRAM_L2_ENA_ADDR 0x8500
  319. #define REG_SRAM_CLEAN_BY_WAY_ADDR 0x87BC
  320. /* PMU */
  321. #define REG_PMU_I_F_CTRL_ADDR 0x1C090
  322. #define REG_PMU_DUNIT_BLK_OFFS 16
  323. #define REG_PMU_DUNIT_RFRS_OFFS 20
  324. #define REG_PMU_DUNIT_ACK_OFFS 24
  325. /* MBUS*/
  326. #define MBUS_UNITS_PRIORITY_CONTROL_REG (MV_MBUS_REGS_OFFSET + 0x420)
  327. #define FABRIC_UNITS_PRIORITY_CONTROL_REG (MV_MBUS_REGS_OFFSET + 0x424)
  328. #define MBUS_UNITS_PREFETCH_CONTROL_REG (MV_MBUS_REGS_OFFSET + 0x428)
  329. #define FABRIC_UNITS_PREFETCH_CONTROL_REG (MV_MBUS_REGS_OFFSET + 0x42c)
  330. #define REG_PM_STAT_MASK_ADDR 0x2210C
  331. #define REG_PM_STAT_MASK_CPU0_IDLE_MASK_OFFS 16
  332. #define REG_PM_EVENT_STAT_MASK_ADDR 0x22120
  333. #define REG_PM_EVENT_STAT_MASK_DFS_DONE_OFFS 17
  334. #define REG_PM_CTRL_CONFIG_ADDR 0x22104
  335. #define REG_PM_CTRL_CONFIG_DFS_REQ_OFFS 18
  336. #define REG_FABRIC_LOCAL_IRQ_MASK_ADDR 0x218C4
  337. #define REG_FABRIC_LOCAL_IRQ_PMU_MASK_OFFS 18
  338. /* Controller revision info */
  339. #define PCI_CLASS_CODE_AND_REVISION_ID 0x008
  340. #define PCCRIR_REVID_OFFS 0 /* Revision ID */
  341. #define PCCRIR_REVID_MASK (0xff << PCCRIR_REVID_OFFS)
  342. /* Power Management Clock Gating Control Register */
  343. #define MV_PEX_IF_REGS_OFFSET(if) \
  344. (if < 8 ? (0x40000 + ((if) / 4) * 0x40000 + ((if) % 4) * 0x4000) \
  345. : (0x42000 + ((if) % 8) * 0x40000))
  346. #define MV_PEX_IF_REGS_BASE(unit) (MV_PEX_IF_REGS_OFFSET(unit))
  347. #define POWER_MNG_CTRL_REG 0x18220
  348. #define PEX_DEVICE_AND_VENDOR_ID 0x000
  349. #define PEX_CFG_DIRECT_ACCESS(if, reg) (MV_PEX_IF_REGS_BASE(if) + (reg))
  350. #define PMC_PEXSTOPCLOCK_OFFS(port) ((port) < 8 ? (5 + (port)) : (18 + (port)))
  351. #define PMC_PEXSTOPCLOCK_MASK(port) (1 << PMC_PEXSTOPCLOCK_OFFS(port))
  352. #define PMC_PEXSTOPCLOCK_EN(port) (1 << PMC_PEXSTOPCLOCK_OFFS(port))
  353. #define PMC_PEXSTOPCLOCK_STOP(port) (0 << PMC_PEXSTOPCLOCK_OFFS(port))
  354. /* TWSI */
  355. #define TWSI_DATA_ADDR_MASK 0x7
  356. #define TWSI_DATA_ADDR_OFFS 1
  357. /* General */
  358. #define MAX_CS 4
  359. /* Frequencies */
  360. #define FAB_OPT 21
  361. #define CLK_CPU 12
  362. #define CLK_VCO (2 * CLK_CPU)
  363. #define CLK_DDR 12
  364. /* Cpu Frequencies: */
  365. #define CLK_CPU_1000 0
  366. #define CLK_CPU_1066 1
  367. #define CLK_CPU_1200 2
  368. #define CLK_CPU_1333 3
  369. #define CLK_CPU_1500 4
  370. #define CLK_CPU_1666 5
  371. #define CLK_CPU_1800 6
  372. #define CLK_CPU_2000 7
  373. #define CLK_CPU_600 8
  374. #define CLK_CPU_667 9
  375. #define CLK_CPU_800 0xa
  376. /* Extra Cpu Frequencies: */
  377. #define CLK_CPU_1600 11
  378. #define CLK_CPU_2133 12
  379. #define CLK_CPU_2200 13
  380. #define CLK_CPU_2400 14
  381. /* DDR3 Frequencies: */
  382. #define DDR_100 0
  383. #define DDR_300 1
  384. #define DDR_333 1
  385. #define DDR_360 2
  386. #define DDR_400 3
  387. #define DDR_444 4
  388. #define DDR_500 5
  389. #define DDR_533 6
  390. #define DDR_600 7
  391. #define DDR_640 8
  392. #define DDR_666 8
  393. #define DDR_720 9
  394. #define DDR_750 9
  395. #define DDR_800 10
  396. #define DDR_833 11
  397. #define DDR_HCLK 20
  398. #define DDR_S 12
  399. #define DDR_S_1TO1 13
  400. #define MARGIN_FREQ DDR_400
  401. #define DFS_MARGIN DDR_100
  402. #define ODT_OPT 16
  403. #define ODT20 0x200
  404. #define ODT30 0x204
  405. #define ODT40 0x44
  406. #define ODT120 0x40
  407. #define ODT120D 0x400
  408. #define MRS_DELAY 100
  409. #define SDRAM_WL_SW_OFFS 0x100
  410. #define SDRAM_RL_OFFS 0x0
  411. #define SDRAM_PBS_I_OFFS 0x140
  412. #define SDRAM_PBS_II_OFFS 0x180
  413. #define SDRAM_PBS_NEXT_OFFS (SDRAM_PBS_II_OFFS - SDRAM_PBS_I_OFFS)
  414. #define SDRAM_PBS_TX_OFFS 0x180
  415. #define SDRAM_PBS_TX_DM_OFFS 576
  416. #define SDRAM_DQS_RX_OFFS 1024
  417. #define SDRAM_DQS_TX_OFFS 2048
  418. #define SDRAM_DQS_RX_SPECIAL_OFFS 5120
  419. #define LEN_STD_PATTERN 16
  420. #define LEN_KILLER_PATTERN 128
  421. #define LEN_SPECIAL_PATTERN 128
  422. #define LEN_PBS_PATTERN 16
  423. #endif /* __DDR3_AXP_H */