sun9i-a80.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765
  1. /*
  2. * Copyright 2014 Chen-Yu Tsai
  3. *
  4. * Chen-Yu Tsai <wens@csie.org>
  5. *
  6. * This file is dual-licensed: you can use it either under the terms
  7. * of the GPL or the X11 license, at your option. Note that this dual
  8. * licensing only applies to this file, and not this project as a
  9. * whole.
  10. *
  11. * a) This file is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of the
  14. * License, or (at your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * Or, alternatively,
  22. *
  23. * b) Permission is hereby granted, free of charge, to any person
  24. * obtaining a copy of this software and associated documentation
  25. * files (the "Software"), to deal in the Software without
  26. * restriction, including without limitation the rights to use,
  27. * copy, modify, merge, publish, distribute, sublicense, and/or
  28. * sell copies of the Software, and to permit persons to whom the
  29. * Software is furnished to do so, subject to the following
  30. * conditions:
  31. *
  32. * The above copyright notice and this permission notice shall be
  33. * included in all copies or substantial portions of the Software.
  34. *
  35. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  36. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
  37. * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  38. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
  39. * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  40. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  41. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  42. * OTHER DEALINGS IN THE SOFTWARE.
  43. */
  44. #include "skeleton64.dtsi"
  45. #include <dt-bindings/interrupt-controller/arm-gic.h>
  46. #include <dt-bindings/pinctrl/sun4i-a10.h>
  47. / {
  48. interrupt-parent = <&gic>;
  49. cpus {
  50. #address-cells = <1>;
  51. #size-cells = <0>;
  52. cpu0: cpu@0 {
  53. compatible = "arm,cortex-a7";
  54. device_type = "cpu";
  55. reg = <0x0>;
  56. };
  57. cpu1: cpu@1 {
  58. compatible = "arm,cortex-a7";
  59. device_type = "cpu";
  60. reg = <0x1>;
  61. };
  62. cpu2: cpu@2 {
  63. compatible = "arm,cortex-a7";
  64. device_type = "cpu";
  65. reg = <0x2>;
  66. };
  67. cpu3: cpu@3 {
  68. compatible = "arm,cortex-a7";
  69. device_type = "cpu";
  70. reg = <0x3>;
  71. };
  72. cpu4: cpu@100 {
  73. compatible = "arm,cortex-a15";
  74. device_type = "cpu";
  75. reg = <0x100>;
  76. };
  77. cpu5: cpu@101 {
  78. compatible = "arm,cortex-a15";
  79. device_type = "cpu";
  80. reg = <0x101>;
  81. };
  82. cpu6: cpu@102 {
  83. compatible = "arm,cortex-a15";
  84. device_type = "cpu";
  85. reg = <0x102>;
  86. };
  87. cpu7: cpu@103 {
  88. compatible = "arm,cortex-a15";
  89. device_type = "cpu";
  90. reg = <0x103>;
  91. };
  92. };
  93. memory {
  94. /* 8GB max. with LPAE */
  95. reg = <0 0x20000000 0x02 0>;
  96. };
  97. timer {
  98. compatible = "arm,armv7-timer";
  99. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  100. <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  101. <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  102. <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
  103. clock-frequency = <24000000>;
  104. arm,cpu-registers-not-fw-configured;
  105. };
  106. clocks {
  107. #address-cells = <1>;
  108. #size-cells = <1>;
  109. /*
  110. * map 64 bit address range down to 32 bits,
  111. * as the peripherals are all under 512MB.
  112. */
  113. ranges = <0 0 0 0x20000000>;
  114. osc24M: osc24M_clk {
  115. #clock-cells = <0>;
  116. compatible = "fixed-clock";
  117. clock-frequency = <24000000>;
  118. clock-output-names = "osc24M";
  119. };
  120. osc32k: osc32k_clk {
  121. #clock-cells = <0>;
  122. compatible = "fixed-clock";
  123. clock-frequency = <32768>;
  124. clock-output-names = "osc32k";
  125. };
  126. usb_mod_clk: clk@00a08000 {
  127. #clock-cells = <1>;
  128. #reset-cells = <1>;
  129. compatible = "allwinner,sun9i-a80-usb-mod-clk";
  130. reg = <0x00a08000 0x4>;
  131. clocks = <&ahb1_gates 1>;
  132. clock-output-names = "usb0_ahb", "usb_ohci0",
  133. "usb1_ahb", "usb_ohci1",
  134. "usb2_ahb", "usb_ohci2";
  135. };
  136. usb_phy_clk: clk@00a08004 {
  137. #clock-cells = <1>;
  138. #reset-cells = <1>;
  139. compatible = "allwinner,sun9i-a80-usb-phy-clk";
  140. reg = <0x00a08004 0x4>;
  141. clocks = <&ahb1_gates 1>;
  142. clock-output-names = "usb_phy0", "usb_hsic1_480M",
  143. "usb_phy1", "usb_hsic2_480M",
  144. "usb_phy2", "usb_hsic_12M";
  145. };
  146. pll4: clk@0600000c {
  147. #clock-cells = <0>;
  148. compatible = "allwinner,sun9i-a80-pll4-clk";
  149. reg = <0x0600000c 0x4>;
  150. clocks = <&osc24M>;
  151. clock-output-names = "pll4";
  152. };
  153. pll12: clk@0600002c {
  154. #clock-cells = <0>;
  155. compatible = "allwinner,sun9i-a80-pll4-clk";
  156. reg = <0x0600002c 0x4>;
  157. clocks = <&osc24M>;
  158. clock-output-names = "pll12";
  159. };
  160. gt_clk: clk@0600005c {
  161. #clock-cells = <0>;
  162. compatible = "allwinner,sun9i-a80-gt-clk";
  163. reg = <0x0600005c 0x4>;
  164. clocks = <&osc24M>, <&pll4>, <&pll12>, <&pll12>;
  165. clock-output-names = "gt";
  166. };
  167. ahb0: clk@06000060 {
  168. #clock-cells = <0>;
  169. compatible = "allwinner,sun9i-a80-ahb-clk";
  170. reg = <0x06000060 0x4>;
  171. clocks = <&gt_clk>, <&pll4>, <&pll12>, <&pll12>;
  172. clock-output-names = "ahb0";
  173. };
  174. ahb1: clk@06000064 {
  175. #clock-cells = <0>;
  176. compatible = "allwinner,sun9i-a80-ahb-clk";
  177. reg = <0x06000064 0x4>;
  178. clocks = <&gt_clk>, <&pll4>, <&pll12>, <&pll12>;
  179. clock-output-names = "ahb1";
  180. };
  181. ahb2: clk@06000068 {
  182. #clock-cells = <0>;
  183. compatible = "allwinner,sun9i-a80-ahb-clk";
  184. reg = <0x06000068 0x4>;
  185. clocks = <&gt_clk>, <&pll4>, <&pll12>, <&pll12>;
  186. clock-output-names = "ahb2";
  187. };
  188. apb0: clk@06000070 {
  189. #clock-cells = <0>;
  190. compatible = "allwinner,sun9i-a80-apb0-clk";
  191. reg = <0x06000070 0x4>;
  192. clocks = <&osc24M>, <&pll4>;
  193. clock-output-names = "apb0";
  194. };
  195. apb1: clk@06000074 {
  196. #clock-cells = <0>;
  197. compatible = "allwinner,sun9i-a80-apb1-clk";
  198. reg = <0x06000074 0x4>;
  199. clocks = <&osc24M>, <&pll4>;
  200. clock-output-names = "apb1";
  201. };
  202. cci400_clk: clk@06000078 {
  203. #clock-cells = <0>;
  204. compatible = "allwinner,sun9i-a80-gt-clk";
  205. reg = <0x06000078 0x4>;
  206. clocks = <&osc24M>, <&pll4>, <&pll12>, <&pll12>;
  207. clock-output-names = "cci400";
  208. };
  209. mmc0_clk: clk@06000410 {
  210. #clock-cells = <1>;
  211. compatible = "allwinner,sun9i-a80-mmc-clk";
  212. reg = <0x06000410 0x4>;
  213. clocks = <&osc24M>, <&pll4>;
  214. clock-output-names = "mmc0", "mmc0_output",
  215. "mmc0_sample";
  216. };
  217. mmc1_clk: clk@06000414 {
  218. #clock-cells = <1>;
  219. compatible = "allwinner,sun9i-a80-mmc-clk";
  220. reg = <0x06000414 0x4>;
  221. clocks = <&osc24M>, <&pll4>;
  222. clock-output-names = "mmc1", "mmc1_output",
  223. "mmc1_sample";
  224. };
  225. mmc2_clk: clk@06000418 {
  226. #clock-cells = <1>;
  227. compatible = "allwinner,sun9i-a80-mmc-clk";
  228. reg = <0x06000418 0x4>;
  229. clocks = <&osc24M>, <&pll4>;
  230. clock-output-names = "mmc2", "mmc2_output",
  231. "mmc2_sample";
  232. };
  233. mmc3_clk: clk@0600041c {
  234. #clock-cells = <1>;
  235. compatible = "allwinner,sun9i-a80-mmc-clk";
  236. reg = <0x0600041c 0x4>;
  237. clocks = <&osc24M>, <&pll4>;
  238. clock-output-names = "mmc3", "mmc3_output",
  239. "mmc3_sample";
  240. };
  241. ahb0_gates: clk@06000580 {
  242. #clock-cells = <1>;
  243. compatible = "allwinner,sun9i-a80-ahb0-gates-clk";
  244. reg = <0x06000580 0x4>;
  245. clocks = <&ahb0>;
  246. clock-indices = <0>, <1>, <3>, <5>, <8>, <12>, <13>,
  247. <14>, <15>, <16>, <18>, <20>, <21>,
  248. <22>, <23>;
  249. clock-output-names = "ahb0_fd", "ahb0_ve", "ahb0_gpu",
  250. "ahb0_ss", "ahb0_sd", "ahb0_nand1",
  251. "ahb0_nand0", "ahb0_sdram",
  252. "ahb0_mipi_hsi", "ahb0_sata", "ahb0_ts",
  253. "ahb0_spi0", "ahb0_spi1", "ahb0_spi2",
  254. "ahb0_spi3";
  255. };
  256. ahb1_gates: clk@06000584 {
  257. #clock-cells = <1>;
  258. compatible = "allwinner,sun9i-a80-ahb1-gates-clk";
  259. reg = <0x06000584 0x4>;
  260. clocks = <&ahb1>;
  261. clock-indices = <0>, <1>, <17>, <21>, <22>, <23>, <24>;
  262. clock-output-names = "ahb1_usbotg", "ahb1_usbhci",
  263. "ahb1_gmac", "ahb1_msgbox",
  264. "ahb1_spinlock", "ahb1_hstimer",
  265. "ahb1_dma";
  266. };
  267. ahb2_gates: clk@06000588 {
  268. #clock-cells = <1>;
  269. compatible = "allwinner,sun9i-a80-ahb2-gates-clk";
  270. reg = <0x06000588 0x4>;
  271. clocks = <&ahb2>;
  272. clock-indices = <0>, <1>, <2>, <4>, <5>, <7>, <8>,
  273. <11>;
  274. clock-output-names = "ahb2_lcd0", "ahb2_lcd1",
  275. "ahb2_edp", "ahb2_csi", "ahb2_hdmi",
  276. "ahb2_de", "ahb2_mp", "ahb2_mipi_dsi";
  277. };
  278. apb0_gates: clk@06000590 {
  279. #clock-cells = <1>;
  280. compatible = "allwinner,sun9i-a80-apb0-gates-clk";
  281. reg = <0x06000590 0x4>;
  282. clocks = <&apb0>;
  283. clock-indices = <1>, <5>, <11>, <12>, <13>, <15>,
  284. <17>, <18>, <19>;
  285. clock-output-names = "apb0_spdif", "apb0_pio",
  286. "apb0_ac97", "apb0_i2s0", "apb0_i2s1",
  287. "apb0_lradc", "apb0_gpadc", "apb0_twd",
  288. "apb0_cirtx";
  289. };
  290. apb1_gates: clk@06000594 {
  291. #clock-cells = <1>;
  292. compatible = "allwinner,sun9i-a80-apb1-gates-clk";
  293. reg = <0x06000594 0x4>;
  294. clocks = <&apb1>;
  295. clock-indices = <0>, <1>, <2>, <3>, <4>,
  296. <16>, <17>, <18>, <19>, <20>, <21>;
  297. clock-output-names = "apb1_i2c0", "apb1_i2c1",
  298. "apb1_i2c2", "apb1_i2c3", "apb1_i2c4",
  299. "apb1_uart0", "apb1_uart1",
  300. "apb1_uart2", "apb1_uart3",
  301. "apb1_uart4", "apb1_uart5";
  302. };
  303. };
  304. soc {
  305. compatible = "simple-bus";
  306. #address-cells = <1>;
  307. #size-cells = <1>;
  308. /*
  309. * map 64 bit address range down to 32 bits,
  310. * as the peripherals are all under 512MB.
  311. */
  312. ranges = <0 0 0 0x20000000>;
  313. ehci0: usb@00a00000 {
  314. compatible = "allwinner,sun9i-a80-ehci", "generic-ehci";
  315. reg = <0x00a00000 0x100>;
  316. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  317. clocks = <&usb_mod_clk 1>;
  318. resets = <&usb_mod_clk 17>;
  319. phys = <&usbphy1>;
  320. phy-names = "usb";
  321. status = "disabled";
  322. };
  323. ohci0: usb@00a00400 {
  324. compatible = "allwinner,sun9i-a80-ohci", "generic-ohci";
  325. reg = <0x00a00400 0x100>;
  326. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  327. clocks = <&usb_mod_clk 1>, <&usb_mod_clk 2>;
  328. resets = <&usb_mod_clk 17>;
  329. phys = <&usbphy1>;
  330. phy-names = "usb";
  331. status = "disabled";
  332. };
  333. usbphy1: phy@00a00800 {
  334. compatible = "allwinner,sun9i-a80-usb-phy";
  335. reg = <0x00a00800 0x4>;
  336. clocks = <&usb_phy_clk 1>;
  337. clock-names = "phy";
  338. resets = <&usb_phy_clk 17>;
  339. reset-names = "phy";
  340. status = "disabled";
  341. #phy-cells = <0>;
  342. };
  343. ehci1: usb@00a01000 {
  344. compatible = "allwinner,sun9i-a80-ehci", "generic-ehci";
  345. reg = <0x00a01000 0x100>;
  346. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  347. clocks = <&usb_mod_clk 3>;
  348. resets = <&usb_mod_clk 18>;
  349. phys = <&usbphy2>;
  350. phy-names = "usb";
  351. status = "disabled";
  352. };
  353. usbphy2: phy@00a01800 {
  354. compatible = "allwinner,sun9i-a80-usb-phy";
  355. reg = <0x00a01800 0x4>;
  356. clocks = <&usb_phy_clk 2>, <&usb_phy_clk 10>,
  357. <&usb_phy_clk 3>;
  358. clock-names = "hsic_480M", "hsic_12M", "phy";
  359. resets = <&usb_phy_clk 18>, <&usb_phy_clk 19>;
  360. reset-names = "hsic", "phy";
  361. status = "disabled";
  362. #phy-cells = <0>;
  363. /* usb1 is always used with HSIC */
  364. phy_type = "hsic";
  365. };
  366. ehci2: usb@00a02000 {
  367. compatible = "allwinner,sun9i-a80-ehci", "generic-ehci";
  368. reg = <0x00a02000 0x100>;
  369. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  370. clocks = <&usb_mod_clk 5>;
  371. resets = <&usb_mod_clk 19>;
  372. phys = <&usbphy3>;
  373. phy-names = "usb";
  374. status = "disabled";
  375. };
  376. ohci2: usb@00a02400 {
  377. compatible = "allwinner,sun9i-a80-ohci", "generic-ohci";
  378. reg = <0x00a02400 0x100>;
  379. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  380. clocks = <&usb_mod_clk 5>, <&usb_mod_clk 6>;
  381. resets = <&usb_mod_clk 19>;
  382. phys = <&usbphy3>;
  383. phy-names = "usb";
  384. status = "disabled";
  385. };
  386. usbphy3: phy@00a02800 {
  387. compatible = "allwinner,sun9i-a80-usb-phy";
  388. reg = <0x00a02800 0x4>;
  389. clocks = <&usb_phy_clk 4>, <&usb_phy_clk 10>,
  390. <&usb_phy_clk 5>;
  391. clock-names = "hsic_480M", "hsic_12M", "phy";
  392. resets = <&usb_phy_clk 20>, <&usb_phy_clk 21>;
  393. reset-names = "hsic", "phy";
  394. status = "disabled";
  395. #phy-cells = <0>;
  396. };
  397. mmc0: mmc@01c0f000 {
  398. compatible = "allwinner,sun5i-a13-mmc";
  399. reg = <0x01c0f000 0x1000>;
  400. clocks = <&mmc_config_clk 0>, <&mmc0_clk 0>,
  401. <&mmc0_clk 1>, <&mmc0_clk 2>;
  402. clock-names = "ahb", "mmc", "output", "sample";
  403. resets = <&mmc_config_clk 0>;
  404. reset-names = "ahb";
  405. interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
  406. status = "disabled";
  407. #address-cells = <1>;
  408. #size-cells = <0>;
  409. };
  410. mmc1: mmc@01c10000 {
  411. compatible = "allwinner,sun5i-a13-mmc";
  412. reg = <0x01c10000 0x1000>;
  413. clocks = <&mmc_config_clk 1>, <&mmc1_clk 0>,
  414. <&mmc1_clk 1>, <&mmc1_clk 2>;
  415. clock-names = "ahb", "mmc", "output", "sample";
  416. resets = <&mmc_config_clk 1>;
  417. reset-names = "ahb";
  418. interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
  419. status = "disabled";
  420. #address-cells = <1>;
  421. #size-cells = <0>;
  422. };
  423. mmc2: mmc@01c11000 {
  424. compatible = "allwinner,sun5i-a13-mmc";
  425. reg = <0x01c11000 0x1000>;
  426. clocks = <&mmc_config_clk 2>, <&mmc2_clk 0>,
  427. <&mmc2_clk 1>, <&mmc2_clk 2>;
  428. clock-names = "ahb", "mmc", "output", "sample";
  429. resets = <&mmc_config_clk 2>;
  430. reset-names = "ahb";
  431. interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
  432. status = "disabled";
  433. #address-cells = <1>;
  434. #size-cells = <0>;
  435. };
  436. mmc3: mmc@01c12000 {
  437. compatible = "allwinner,sun5i-a13-mmc";
  438. reg = <0x01c12000 0x1000>;
  439. clocks = <&mmc_config_clk 3>, <&mmc3_clk 0>,
  440. <&mmc3_clk 1>, <&mmc3_clk 2>;
  441. clock-names = "ahb", "mmc", "output", "sample";
  442. resets = <&mmc_config_clk 3>;
  443. reset-names = "ahb";
  444. interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
  445. status = "disabled";
  446. #address-cells = <1>;
  447. #size-cells = <0>;
  448. };
  449. mmc_config_clk: clk@01c13000 {
  450. compatible = "allwinner,sun9i-a80-mmc-config-clk";
  451. reg = <0x01c13000 0x10>;
  452. clocks = <&ahb0_gates 8>;
  453. clock-names = "ahb";
  454. resets = <&ahb0_resets 8>;
  455. reset-names = "ahb";
  456. #clock-cells = <1>;
  457. #reset-cells = <1>;
  458. clock-output-names = "mmc0_config", "mmc1_config",
  459. "mmc2_config", "mmc3_config";
  460. };
  461. gic: interrupt-controller@01c41000 {
  462. compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
  463. reg = <0x01c41000 0x1000>,
  464. <0x01c42000 0x1000>,
  465. <0x01c44000 0x2000>,
  466. <0x01c46000 0x2000>;
  467. interrupt-controller;
  468. #interrupt-cells = <3>;
  469. interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  470. };
  471. ahb0_resets: reset@060005a0 {
  472. #reset-cells = <1>;
  473. compatible = "allwinner,sun6i-a31-clock-reset";
  474. reg = <0x060005a0 0x4>;
  475. };
  476. ahb1_resets: reset@060005a4 {
  477. #reset-cells = <1>;
  478. compatible = "allwinner,sun6i-a31-clock-reset";
  479. reg = <0x060005a4 0x4>;
  480. };
  481. ahb2_resets: reset@060005a8 {
  482. #reset-cells = <1>;
  483. compatible = "allwinner,sun6i-a31-clock-reset";
  484. reg = <0x060005a8 0x4>;
  485. };
  486. apb0_resets: reset@060005b0 {
  487. #reset-cells = <1>;
  488. compatible = "allwinner,sun6i-a31-clock-reset";
  489. reg = <0x060005b0 0x4>;
  490. };
  491. apb1_resets: reset@060005b4 {
  492. #reset-cells = <1>;
  493. compatible = "allwinner,sun6i-a31-clock-reset";
  494. reg = <0x060005b4 0x4>;
  495. };
  496. timer@06000c00 {
  497. compatible = "allwinner,sun4i-a10-timer";
  498. reg = <0x06000c00 0xa0>;
  499. interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
  500. <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
  501. <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
  502. <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
  503. <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
  504. <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  505. clocks = <&osc24M>;
  506. };
  507. wdt: watchdog@06000ca0 {
  508. compatible = "allwinner,sun6i-a31-wdt";
  509. reg = <0x06000ca0 0x20>;
  510. interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
  511. };
  512. pio: pinctrl@06000800 {
  513. compatible = "allwinner,sun9i-a80-pinctrl";
  514. reg = <0x06000800 0x400>;
  515. interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
  516. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  517. <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
  518. <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
  519. <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  520. clocks = <&apb0_gates 5>;
  521. gpio-controller;
  522. interrupt-controller;
  523. #interrupt-cells = <2>;
  524. #size-cells = <0>;
  525. #gpio-cells = <3>;
  526. i2c3_pins_a: i2c3@0 {
  527. allwinner,pins = "PG10", "PG11";
  528. allwinner,function = "i2c3";
  529. allwinner,drive = <SUN4I_PINCTRL_10_MA>;
  530. allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
  531. };
  532. mmc0_pins: mmc0 {
  533. allwinner,pins = "PF0", "PF1" ,"PF2", "PF3",
  534. "PF4", "PF5";
  535. allwinner,function = "mmc0";
  536. allwinner,drive = <SUN4I_PINCTRL_30_MA>;
  537. allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
  538. };
  539. mmc2_8bit_pins: mmc2_8bit {
  540. allwinner,pins = "PC6", "PC7", "PC8", "PC9",
  541. "PC10", "PC11", "PC12",
  542. "PC13", "PC14", "PC15";
  543. allwinner,function = "mmc2";
  544. allwinner,drive = <SUN4I_PINCTRL_30_MA>;
  545. allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
  546. };
  547. uart0_pins_a: uart0@0 {
  548. allwinner,pins = "PH12", "PH13";
  549. allwinner,function = "uart0";
  550. allwinner,drive = <SUN4I_PINCTRL_10_MA>;
  551. allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
  552. };
  553. uart4_pins_a: uart4@0 {
  554. allwinner,pins = "PG12", "PG13", "PG14", "PG15";
  555. allwinner,function = "uart4";
  556. allwinner,drive = <SUN4I_PINCTRL_10_MA>;
  557. allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
  558. };
  559. };
  560. uart0: serial@07000000 {
  561. compatible = "snps,dw-apb-uart";
  562. reg = <0x07000000 0x400>;
  563. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
  564. reg-shift = <2>;
  565. reg-io-width = <4>;
  566. clocks = <&apb1_gates 16>;
  567. resets = <&apb1_resets 16>;
  568. status = "disabled";
  569. };
  570. uart1: serial@07000400 {
  571. compatible = "snps,dw-apb-uart";
  572. reg = <0x07000400 0x400>;
  573. interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
  574. reg-shift = <2>;
  575. reg-io-width = <4>;
  576. clocks = <&apb1_gates 17>;
  577. resets = <&apb1_resets 17>;
  578. status = "disabled";
  579. };
  580. uart2: serial@07000800 {
  581. compatible = "snps,dw-apb-uart";
  582. reg = <0x07000800 0x400>;
  583. interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
  584. reg-shift = <2>;
  585. reg-io-width = <4>;
  586. clocks = <&apb1_gates 18>;
  587. resets = <&apb1_resets 18>;
  588. status = "disabled";
  589. };
  590. uart3: serial@07000c00 {
  591. compatible = "snps,dw-apb-uart";
  592. reg = <0x07000c00 0x400>;
  593. interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
  594. reg-shift = <2>;
  595. reg-io-width = <4>;
  596. clocks = <&apb1_gates 19>;
  597. resets = <&apb1_resets 19>;
  598. status = "disabled";
  599. };
  600. uart4: serial@07001000 {
  601. compatible = "snps,dw-apb-uart";
  602. reg = <0x07001000 0x400>;
  603. interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
  604. reg-shift = <2>;
  605. reg-io-width = <4>;
  606. clocks = <&apb1_gates 20>;
  607. resets = <&apb1_resets 20>;
  608. status = "disabled";
  609. };
  610. uart5: serial@07001400 {
  611. compatible = "snps,dw-apb-uart";
  612. reg = <0x07001400 0x400>;
  613. interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
  614. reg-shift = <2>;
  615. reg-io-width = <4>;
  616. clocks = <&apb1_gates 21>;
  617. resets = <&apb1_resets 21>;
  618. status = "disabled";
  619. };
  620. i2c0: i2c@07002800 {
  621. compatible = "allwinner,sun6i-a31-i2c";
  622. reg = <0x07002800 0x400>;
  623. interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
  624. clocks = <&apb1_gates 0>;
  625. resets = <&apb1_resets 0>;
  626. status = "disabled";
  627. #address-cells = <1>;
  628. #size-cells = <0>;
  629. };
  630. i2c1: i2c@07002c00 {
  631. compatible = "allwinner,sun6i-a31-i2c";
  632. reg = <0x07002c00 0x400>;
  633. interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  634. clocks = <&apb1_gates 1>;
  635. resets = <&apb1_resets 1>;
  636. status = "disabled";
  637. #address-cells = <1>;
  638. #size-cells = <0>;
  639. };
  640. i2c2: i2c@07003000 {
  641. compatible = "allwinner,sun6i-a31-i2c";
  642. reg = <0x07003000 0x400>;
  643. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
  644. clocks = <&apb1_gates 2>;
  645. resets = <&apb1_resets 2>;
  646. status = "disabled";
  647. #address-cells = <1>;
  648. #size-cells = <0>;
  649. };
  650. i2c3: i2c@07003400 {
  651. compatible = "allwinner,sun6i-a31-i2c";
  652. reg = <0x07003400 0x400>;
  653. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
  654. clocks = <&apb1_gates 3>;
  655. resets = <&apb1_resets 3>;
  656. status = "disabled";
  657. #address-cells = <1>;
  658. #size-cells = <0>;
  659. };
  660. i2c4: i2c@07003800 {
  661. compatible = "allwinner,sun6i-a31-i2c";
  662. reg = <0x07003800 0x400>;
  663. interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  664. clocks = <&apb1_gates 4>;
  665. resets = <&apb1_resets 4>;
  666. status = "disabled";
  667. #address-cells = <1>;
  668. #size-cells = <0>;
  669. };
  670. r_wdt: watchdog@08001000 {
  671. compatible = "allwinner,sun6i-a31-wdt";
  672. reg = <0x08001000 0x20>;
  673. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  674. };
  675. r_uart: serial@08002800 {
  676. compatible = "snps,dw-apb-uart";
  677. reg = <0x08002800 0x400>;
  678. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  679. reg-shift = <2>;
  680. reg-io-width = <4>;
  681. clocks = <&osc24M>;
  682. status = "disabled";
  683. };
  684. };
  685. };