ls1021a.dtsi 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * Freescale ls1021a SOC common device tree source
  3. *
  4. * Copyright 2013-2015 Freescale Semiconductor, Inc.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include "skeleton.dtsi"
  9. #include <dt-bindings/interrupt-controller/arm-gic.h>
  10. / {
  11. compatible = "fsl,ls1021a";
  12. interrupt-parent = <&gic>;
  13. aliases {
  14. serial0 = &lpuart0;
  15. serial1 = &lpuart1;
  16. serial2 = &lpuart2;
  17. serial3 = &lpuart3;
  18. serial4 = &lpuart4;
  19. serial5 = &lpuart5;
  20. sysclk = &sysclk;
  21. };
  22. cpus {
  23. #address-cells = <1>;
  24. #size-cells = <0>;
  25. cpu@f00 {
  26. compatible = "arm,cortex-a7";
  27. device_type = "cpu";
  28. reg = <0xf00>;
  29. clocks = <&cluster1_clk>;
  30. };
  31. cpu@f01 {
  32. compatible = "arm,cortex-a7";
  33. device_type = "cpu";
  34. reg = <0xf01>;
  35. clocks = <&cluster1_clk>;
  36. };
  37. };
  38. timer {
  39. compatible = "arm,armv7-timer";
  40. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
  41. <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
  42. <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
  43. <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
  44. };
  45. pmu {
  46. compatible = "arm,cortex-a7-pmu";
  47. interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
  48. <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
  49. };
  50. soc {
  51. compatible = "simple-bus";
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. device_type = "soc";
  55. interrupt-parent = <&gic>;
  56. ranges;
  57. gic: interrupt-controller@1400000 {
  58. compatible = "arm,cortex-a7-gic";
  59. #interrupt-cells = <3>;
  60. interrupt-controller;
  61. reg = <0x1401000 0x1000>,
  62. <0x1402000 0x1000>,
  63. <0x1404000 0x2000>,
  64. <0x1406000 0x2000>;
  65. interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
  66. };
  67. ifc: ifc@1530000 {
  68. compatible = "fsl,ifc", "simple-bus";
  69. reg = <0x1530000 0x10000>;
  70. interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  71. };
  72. dcfg: dcfg@1ee0000 {
  73. compatible = "fsl,ls1021a-dcfg", "syscon";
  74. reg = <0x1ee0000 0x10000>;
  75. big-endian;
  76. };
  77. esdhc: esdhc@1560000 {
  78. compatible = "fsl,esdhc";
  79. reg = <0x1560000 0x10000>;
  80. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  81. clock-frequency = <0>;
  82. voltage-ranges = <1800 1800 3300 3300>;
  83. sdhci,auto-cmd12;
  84. big-endian;
  85. bus-width = <4>;
  86. status = "disabled";
  87. };
  88. scfg: scfg@1570000 {
  89. compatible = "fsl,ls1021a-scfg", "syscon";
  90. reg = <0x1570000 0x10000>;
  91. big-endian;
  92. };
  93. clockgen: clocking@1ee1000 {
  94. #address-cells = <1>;
  95. #size-cells = <1>;
  96. ranges = <0x0 0x1ee1000 0x10000>;
  97. sysclk: sysclk {
  98. compatible = "fixed-clock";
  99. #clock-cells = <0>;
  100. clock-output-names = "sysclk";
  101. };
  102. cga_pll1: pll@800 {
  103. compatible = "fsl,qoriq-core-pll-2.0";
  104. #clock-cells = <1>;
  105. reg = <0x800 0x10>;
  106. clocks = <&sysclk>;
  107. clock-output-names = "cga-pll1", "cga-pll1-div2",
  108. "cga-pll1-div4";
  109. };
  110. platform_clk: pll@c00 {
  111. compatible = "fsl,qoriq-core-pll-2.0";
  112. #clock-cells = <1>;
  113. reg = <0xc00 0x10>;
  114. clocks = <&sysclk>;
  115. clock-output-names = "platform-clk", "platform-clk-div2";
  116. };
  117. cluster1_clk: clk0c0@0 {
  118. compatible = "fsl,qoriq-core-mux-2.0";
  119. #clock-cells = <0>;
  120. reg = <0x0 0x10>;
  121. clock-names = "pll1cga", "pll1cga-div2", "pll1cga-div4";
  122. clocks = <&cga_pll1 0>, <&cga_pll1 1>, <&cga_pll1 2>;
  123. clock-output-names = "cluster1-clk";
  124. };
  125. };
  126. dspi0: dspi@2100000 {
  127. compatible = "fsl,vf610-dspi";
  128. #address-cells = <1>;
  129. #size-cells = <0>;
  130. reg = <0x2100000 0x10000>;
  131. interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  132. clock-names = "dspi";
  133. clocks = <&platform_clk 1>;
  134. num-cs = <6>;
  135. big-endian;
  136. status = "disabled";
  137. };
  138. dspi1: dspi@2110000 {
  139. compatible = "fsl,vf610-dspi";
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. reg = <0x2110000 0x10000>;
  143. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  144. clock-names = "dspi";
  145. clocks = <&platform_clk 1>;
  146. num-cs = <6>;
  147. big-endian;
  148. status = "disabled";
  149. };
  150. qspi: quadspi@1550000 {
  151. compatible = "fsl,vf610-qspi";
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. reg = <0x1550000 0x10000>,
  155. <0x40000000 0x4000000>;
  156. num-cs = <2>;
  157. big-endian;
  158. status = "disabled";
  159. };
  160. i2c0: i2c@2180000 {
  161. compatible = "fsl,vf610-i2c";
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. reg = <0x2180000 0x10000>;
  165. interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
  166. clock-names = "i2c";
  167. clocks = <&platform_clk 1>;
  168. status = "disabled";
  169. };
  170. i2c1: i2c@2190000 {
  171. compatible = "fsl,vf610-i2c";
  172. #address-cells = <1>;
  173. #size-cells = <0>;
  174. reg = <0x2190000 0x10000>;
  175. interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
  176. clock-names = "i2c";
  177. clocks = <&platform_clk 1>;
  178. status = "disabled";
  179. };
  180. i2c2: i2c@21a0000 {
  181. compatible = "fsl,vf610-i2c";
  182. #address-cells = <1>;
  183. #size-cells = <0>;
  184. reg = <0x21a0000 0x10000>;
  185. interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
  186. clock-names = "i2c";
  187. clocks = <&platform_clk 1>;
  188. status = "disabled";
  189. };
  190. uart0: serial@21c0500 {
  191. compatible = "fsl,16550-FIFO64", "ns16550a";
  192. reg = <0x21c0500 0x100>;
  193. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  194. clock-frequency = <0>;
  195. fifo-size = <15>;
  196. status = "disabled";
  197. };
  198. uart1: serial@21c0600 {
  199. compatible = "fsl,16550-FIFO64", "ns16550a";
  200. reg = <0x21c0600 0x100>;
  201. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  202. clock-frequency = <0>;
  203. fifo-size = <15>;
  204. status = "disabled";
  205. };
  206. uart2: serial@21d0500 {
  207. compatible = "fsl,16550-FIFO64", "ns16550a";
  208. reg = <0x21d0500 0x100>;
  209. interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
  210. clock-frequency = <0>;
  211. fifo-size = <15>;
  212. status = "disabled";
  213. };
  214. uart3: serial@21d0600 {
  215. compatible = "fsl,16550-FIFO64", "ns16550a";
  216. reg = <0x21d0600 0x100>;
  217. interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
  218. clock-frequency = <0>;
  219. fifo-size = <15>;
  220. status = "disabled";
  221. };
  222. lpuart0: serial@2950000 {
  223. compatible = "fsl,ls1021a-lpuart";
  224. reg = <0x2950000 0x1000>;
  225. interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
  226. clocks = <&sysclk>;
  227. clock-names = "ipg";
  228. status = "disabled";
  229. };
  230. lpuart1: serial@2960000 {
  231. compatible = "fsl,ls1021a-lpuart";
  232. reg = <0x2960000 0x1000>;
  233. interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
  234. clocks = <&platform_clk 1>;
  235. clock-names = "ipg";
  236. status = "disabled";
  237. };
  238. lpuart2: serial@2970000 {
  239. compatible = "fsl,ls1021a-lpuart";
  240. reg = <0x2970000 0x1000>;
  241. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  242. clocks = <&platform_clk 1>;
  243. clock-names = "ipg";
  244. status = "disabled";
  245. };
  246. lpuart3: serial@2980000 {
  247. compatible = "fsl,ls1021a-lpuart";
  248. reg = <0x2980000 0x1000>;
  249. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  250. clocks = <&platform_clk 1>;
  251. clock-names = "ipg";
  252. status = "disabled";
  253. };
  254. lpuart4: serial@2990000 {
  255. compatible = "fsl,ls1021a-lpuart";
  256. reg = <0x2990000 0x1000>;
  257. interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
  258. clocks = <&platform_clk 1>;
  259. clock-names = "ipg";
  260. status = "disabled";
  261. };
  262. lpuart5: serial@29a0000 {
  263. compatible = "fsl,ls1021a-lpuart";
  264. reg = <0x29a0000 0x1000>;
  265. interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
  266. clocks = <&platform_clk 1>;
  267. clock-names = "ipg";
  268. status = "disabled";
  269. };
  270. wdog0: watchdog@2ad0000 {
  271. compatible = "fsl,imx21-wdt";
  272. reg = <0x2ad0000 0x10000>;
  273. interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
  274. clocks = <&platform_clk 1>;
  275. clock-names = "wdog-en";
  276. big-endian;
  277. };
  278. sai1: sai@2b50000 {
  279. compatible = "fsl,vf610-sai";
  280. reg = <0x2b50000 0x10000>;
  281. interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
  282. clocks = <&platform_clk 1>;
  283. clock-names = "sai";
  284. dma-names = "tx", "rx";
  285. dmas = <&edma0 1 47>,
  286. <&edma0 1 46>;
  287. big-endian;
  288. status = "disabled";
  289. };
  290. sai2: sai@2b60000 {
  291. compatible = "fsl,vf610-sai";
  292. reg = <0x2b60000 0x10000>;
  293. interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
  294. clocks = <&platform_clk 1>;
  295. clock-names = "sai";
  296. dma-names = "tx", "rx";
  297. dmas = <&edma0 1 45>,
  298. <&edma0 1 44>;
  299. big-endian;
  300. status = "disabled";
  301. };
  302. edma0: edma@2c00000 {
  303. #dma-cells = <2>;
  304. compatible = "fsl,vf610-edma";
  305. reg = <0x2c00000 0x10000>,
  306. <0x2c10000 0x10000>,
  307. <0x2c20000 0x10000>;
  308. interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
  309. <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
  310. interrupt-names = "edma-tx", "edma-err";
  311. dma-channels = <32>;
  312. big-endian;
  313. clock-names = "dmamux0", "dmamux1";
  314. clocks = <&platform_clk 1>,
  315. <&platform_clk 1>;
  316. };
  317. mdio0: mdio@2d24000 {
  318. compatible = "gianfar";
  319. device_type = "mdio";
  320. #address-cells = <1>;
  321. #size-cells = <0>;
  322. reg = <0x2d24000 0x4000>;
  323. };
  324. usb@8600000 {
  325. compatible = "fsl-usb2-dr-v2.5", "fsl-usb2-dr";
  326. reg = <0x8600000 0x1000>;
  327. interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
  328. dr_mode = "host";
  329. phy_type = "ulpi";
  330. };
  331. usb3@3100000 {
  332. compatible = "snps,dwc3";
  333. reg = <0x3100000 0x10000>;
  334. interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  335. dr_mode = "host";
  336. };
  337. };
  338. };