xor_regs.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * Copyright (C) Marvell International Ltd. and its affiliates
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #ifndef _XOR_REGS_h
  7. #define _XOR_REGS_h
  8. /*
  9. * For controllers that have two XOR units, then chans 2 & 3 will be
  10. * mapped to channels 0 & 1 of unit 1
  11. */
  12. #define XOR_UNIT(chan) ((chan) >> 1)
  13. #define XOR_CHAN(chan) ((chan) & 1)
  14. #define MV_XOR_REGS_OFFSET(unit) (0x60900)
  15. #define MV_XOR_REGS_BASE(unit) (MV_XOR_REGS_OFFSET(unit))
  16. /* XOR Engine Control Register Map */
  17. #define XOR_CHANNEL_ARBITER_REG(unit) (MV_XOR_REGS_BASE(unit))
  18. #define XOR_CONFIG_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \
  19. (0x10 + ((chan) * 4)))
  20. #define XOR_ACTIVATION_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \
  21. (0x20 + ((chan) * 4)))
  22. /* XOR Engine Interrupt Register Map */
  23. #define XOR_CAUSE_REG(unit) (MV_XOR_REGS_BASE(unit)+(0x30))
  24. #define XOR_MASK_REG(unit) (MV_XOR_REGS_BASE(unit)+(0x40))
  25. #define XOR_ERROR_CAUSE_REG(unit) (MV_XOR_REGS_BASE(unit)+(0x50))
  26. #define XOR_ERROR_ADDR_REG(unit) (MV_XOR_REGS_BASE(unit)+(0x60))
  27. /* XOR Engine Descriptor Register Map */
  28. #define XOR_NEXT_DESC_PTR_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \
  29. (0x200 + ((chan) * 4)))
  30. #define XOR_CURR_DESC_PTR_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \
  31. (0x210 + ((chan) * 4)))
  32. #define XOR_BYTE_COUNT_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \
  33. (0x220 + ((chan) * 4)))
  34. /* XOR Engine ECC/Mem_init Register Map */
  35. #define XOR_DST_PTR_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \
  36. (0x2b0 + ((chan) * 4)))
  37. #define XOR_BLOCK_SIZE_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \
  38. (0x2c0 + ((chan) * 4)))
  39. #define XOR_TIMER_MODE_CTRL_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2d0))
  40. #define XOR_TIMER_MODE_INIT_VAL_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2d4))
  41. #define XOR_TIMER_MODE_CURR_VAL_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2d8))
  42. #define XOR_INIT_VAL_LOW_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2e0))
  43. #define XOR_INIT_VAL_HIGH_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2e4))
  44. /* XOR Engine Debug Register Map */
  45. #define XOR_DEBUG_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x70))
  46. /* XOR register fileds */
  47. /* XOR Engine Channel Arbiter Register */
  48. #define XECAR_SLICE_OFFS(slice_num) (slice_num)
  49. #define XECAR_SLICE_MASK(slice_num) (1 << (XECAR_SLICE_OFFS(slice_num)))
  50. /* XOR Engine [0..1] Configuration Registers */
  51. #define XEXCR_OPERATION_MODE_OFFS (0)
  52. #define XEXCR_OPERATION_MODE_MASK (7 << XEXCR_OPERATION_MODE_OFFS)
  53. #define XEXCR_OPERATION_MODE_XOR (0 << XEXCR_OPERATION_MODE_OFFS)
  54. #define XEXCR_OPERATION_MODE_CRC (1 << XEXCR_OPERATION_MODE_OFFS)
  55. #define XEXCR_OPERATION_MODE_DMA (2 << XEXCR_OPERATION_MODE_OFFS)
  56. #define XEXCR_OPERATION_MODE_ECC (3 << XEXCR_OPERATION_MODE_OFFS)
  57. #define XEXCR_OPERATION_MODE_MEM_INIT (4 << XEXCR_OPERATION_MODE_OFFS)
  58. #define XEXCR_SRC_BURST_LIMIT_OFFS (4)
  59. #define XEXCR_SRC_BURST_LIMIT_MASK (7 << XEXCR_SRC_BURST_LIMIT_OFFS)
  60. #define XEXCR_DST_BURST_LIMIT_OFFS (8)
  61. #define XEXCR_DST_BURST_LIMIT_MASK (7 << XEXCR_DST_BURST_LIMIT_OFFS)
  62. #define XEXCR_DRD_RES_SWP_OFFS (12)
  63. #define XEXCR_DRD_RES_SWP_MASK (1 << XEXCR_DRD_RES_SWP_OFFS)
  64. #define XEXCR_DWR_REQ_SWP_OFFS (13)
  65. #define XEXCR_DWR_REQ_SWP_MASK (1 << XEXCR_DWR_REQ_SWP_OFFS)
  66. #define XEXCR_DES_SWP_OFFS (14)
  67. #define XEXCR_DES_SWP_MASK (1 << XEXCR_DES_SWP_OFFS)
  68. #define XEXCR_REG_ACC_PROTECT_OFFS (15)
  69. #define XEXCR_REG_ACC_PROTECT_MASK (1 << XEXCR_REG_ACC_PROTECT_OFFS)
  70. /* XOR Engine [0..1] Activation Registers */
  71. #define XEXACTR_XESTART_OFFS (0)
  72. #define XEXACTR_XESTART_MASK (1 << XEXACTR_XESTART_OFFS)
  73. #define XEXACTR_XESTOP_OFFS (1)
  74. #define XEXACTR_XESTOP_MASK (1 << XEXACTR_XESTOP_OFFS)
  75. #define XEXACTR_XEPAUSE_OFFS (2)
  76. #define XEXACTR_XEPAUSE_MASK (1 << XEXACTR_XEPAUSE_OFFS)
  77. #define XEXACTR_XERESTART_OFFS (3)
  78. #define XEXACTR_XERESTART_MASK (1 << XEXACTR_XERESTART_OFFS)
  79. #define XEXACTR_XESTATUS_OFFS (4)
  80. #define XEXACTR_XESTATUS_MASK (3 << XEXACTR_XESTATUS_OFFS)
  81. #define XEXACTR_XESTATUS_IDLE (0 << XEXACTR_XESTATUS_OFFS)
  82. #define XEXACTR_XESTATUS_ACTIVE (1 << XEXACTR_XESTATUS_OFFS)
  83. #define XEXACTR_XESTATUS_PAUSED (2 << XEXACTR_XESTATUS_OFFS)
  84. /* XOR Engine Interrupt Cause Register (XEICR) */
  85. #define XEICR_CHAN_OFFS 16
  86. #define XEICR_CAUSE_OFFS(chan) (chan * XEICR_CHAN_OFFS)
  87. #define XEICR_CAUSE_MASK(chan, cause) (1 << (cause + XEICR_CAUSE_OFFS(chan)))
  88. #define XEICR_COMP_MASK_ALL 0x000f000f
  89. #define XEICR_COMP_MASK(chan) (0x000f << XEICR_CAUSE_OFFS(chan))
  90. #define XEICR_ERR_MASK 0x03800380
  91. /* XOR Engine Error Cause Register (XEECR) */
  92. #define XEECR_ERR_TYPE_OFFS 0
  93. #define XEECR_ERR_TYPE_MASK (0x1f << XEECR_ERR_TYPE_OFFS)
  94. /* XOR Engine Error Address Register (XEEAR) */
  95. #define XEEAR_ERR_ADDR_OFFS (0)
  96. #define XEEAR_ERR_ADDR_MASK (0xffffffff << XEEAR_ERR_ADDR_OFFS)
  97. /* XOR Engine [0..1] Next Descriptor Pointer Register */
  98. #define XEXNDPR_NEXT_DESC_PTR_OFFS (0)
  99. #define XEXNDPR_NEXT_DESC_PTR_MASK (0xffffffff << \
  100. XEXNDPR_NEXT_DESC_PTR_OFFS)
  101. /* XOR Engine [0..1] Current Descriptor Pointer Register */
  102. #define XEXCDPR_CURRENT_DESC_PTR_OFFS (0)
  103. #define XEXCDPR_CURRENT_DESC_PTR_MASK (0xffffffff << \
  104. XEXCDPR_CURRENT_DESC_PTR_OFFS)
  105. /* XOR Engine [0..1] Byte Count Register */
  106. #define XEXBCR_BYTE_CNT_OFFS (0)
  107. #define XEXBCR_BYTE_CNT_MASK (0xffffffff << XEXBCR_BYTE_CNT_OFFS)
  108. /* XOR Engine [0..1] Destination Pointer Register */
  109. #define XEXDPR_DST_PTR_OFFS (0)
  110. #define XEXDPR_DST_PTR_MASK (0xffffffff << XEXDPR_DST_PTR_OFFS)
  111. #define XEXDPR_DST_PTR_XOR_MASK (0x3f)
  112. #define XEXDPR_DST_PTR_DMA_MASK (0x1f)
  113. #define XEXDPR_DST_PTR_CRC_MASK (0x1f)
  114. /* XOR Engine[0..1] Block Size Registers */
  115. #define XEXBSR_BLOCK_SIZE_OFFS (0)
  116. #define XEXBSR_BLOCK_SIZE_MASK (0xffffffff << XEXBSR_BLOCK_SIZE_OFFS)
  117. #define XEXBSR_BLOCK_SIZE_MIN_VALUE (128)
  118. #define XEXBSR_BLOCK_SIZE_MAX_VALUE (0xffffffff)
  119. /* XOR Engine Timer Mode Control Register (XETMCR) */
  120. #define XETMCR_TIMER_EN_OFFS (0)
  121. #define XETMCR_TIMER_EN_MASK (1 << XETMCR_TIMER_EN_OFFS)
  122. #define XETMCR_TIMER_EN_ENABLE (1 << XETMCR_TIMER_EN_OFFS)
  123. #define XETMCR_TIMER_EN_DISABLE (0 << XETMCR_TIMER_EN_OFFS)
  124. #define XETMCR_SECTION_SIZE_CTRL_OFFS (8)
  125. #define XETMCR_SECTION_SIZE_CTRL_MASK (0x1f << XETMCR_SECTION_SIZE_CTRL_OFFS)
  126. #define XETMCR_SECTION_SIZE_MIN_VALUE (7)
  127. #define XETMCR_SECTION_SIZE_MAX_VALUE (31)
  128. /* XOR Engine Timer Mode Initial Value Register (XETMIVR) */
  129. #define XETMIVR_TIMER_INIT_VAL_OFFS (0)
  130. #define XETMIVR_TIMER_INIT_VAL_MASK (0xffffffff << \
  131. XETMIVR_TIMER_INIT_VAL_OFFS)
  132. /* XOR Engine Timer Mode Current Value Register (XETMCVR) */
  133. #define XETMCVR_TIMER_CRNT_VAL_OFFS (0)
  134. #define XETMCVR_TIMER_CRNT_VAL_MASK (0xffffffff << \
  135. XETMCVR_TIMER_CRNT_VAL_OFFS)
  136. /* XOR Engine Initial Value Register Low (XEIVRL) */
  137. #define XEIVRL_INIT_VAL_L_OFFS (0)
  138. #define XEIVRL_INIT_VAL_L_MASK (0xffffffff << XEIVRL_INIT_VAL_L_OFFS)
  139. /* XOR Engine Initial Value Register High (XEIVRH) */
  140. #define XEIVRH_INIT_VAL_H_OFFS (0)
  141. #define XEIVRH_INIT_VAL_H_MASK (0xffffffff << XEIVRH_INIT_VAL_H_OFFS)
  142. /* XOR Engine Debug Register (XEDBR) */
  143. #define XEDBR_PARITY_ERR_INSR_OFFS (0)
  144. #define XEDBR_PARITY_ERR_INSR_MASK (1 << XEDBR_PARITY_ERR_INSR_OFFS)
  145. #define XEDBR_XBAR_ERR_INSR_OFFS (1)
  146. #define XEDBR_XBAR_ERR_INSR_MASK (1 << XEDBR_XBAR_ERR_INSR_OFFS)
  147. /* XOR Engine address decode registers. */
  148. /* Maximum address decode windows */
  149. #define XOR_MAX_ADDR_DEC_WIN 8
  150. /* Maximum address arbiter windows */
  151. #define XOR_MAX_REMAP_WIN 4
  152. /* XOR Engine Address Decoding Register Map */
  153. #define XOR_WINDOW_CTRL_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \
  154. (0x240 + ((chan) * 4)))
  155. #define XOR_BASE_ADDR_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \
  156. (0x250 + ((win_num) * 4)))
  157. #define XOR_SIZE_MASK_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \
  158. (0x270 + ((win_num) * 4)))
  159. #define XOR_HIGH_ADDR_REMAP_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \
  160. (0x290 + ((win_num) * 4)))
  161. #define XOR_ADDR_OVRD_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \
  162. (0x2a0 + ((win_num) * 4)))
  163. /* XOR Engine [0..1] Window Control Registers */
  164. #define XEXWCR_WIN_EN_OFFS(win_num) (win_num)
  165. #define XEXWCR_WIN_EN_MASK(win_num) (1 << (XEXWCR_WIN_EN_OFFS(win_num)))
  166. #define XEXWCR_WIN_EN_ENABLE(win_num) (1 << (XEXWCR_WIN_EN_OFFS(win_num)))
  167. #define XEXWCR_WIN_EN_DISABLE(win_num) (0 << (XEXWCR_WIN_EN_OFFS(win_num)))
  168. #define XEXWCR_WIN_ACC_OFFS(win_num) ((2 * win_num) + 16)
  169. #define XEXWCR_WIN_ACC_MASK(win_num) (3 << (XEXWCR_WIN_ACC_OFFS(win_num)))
  170. #define XEXWCR_WIN_ACC_NO_ACC(win_num) (0 << (XEXWCR_WIN_ACC_OFFS(win_num)))
  171. #define XEXWCR_WIN_ACC_RO(win_num) (1 << (XEXWCR_WIN_ACC_OFFS(win_num)))
  172. #define XEXWCR_WIN_ACC_RW(win_num) (3 << (XEXWCR_WIN_ACC_OFFS(win_num)))
  173. /* XOR Engine Base Address Registers (XEBARx) */
  174. #define XEBARX_TARGET_OFFS (0)
  175. #define XEBARX_TARGET_MASK (0xf << XEBARX_TARGET_OFFS)
  176. #define XEBARX_ATTR_OFFS (8)
  177. #define XEBARX_ATTR_MASK (0xff << XEBARX_ATTR_OFFS)
  178. #define XEBARX_BASE_OFFS (16)
  179. #define XEBARX_BASE_MASK (0xffff << XEBARX_BASE_OFFS)
  180. /* XOR Engine Size Mask Registers (XESMRx) */
  181. #define XESMRX_SIZE_MASK_OFFS (16)
  182. #define XESMRX_SIZE_MASK_MASK (0xffff << XESMRX_SIZE_MASK_OFFS)
  183. #define XOR_WIN_SIZE_ALIGN _64K
  184. /* XOR Engine High Address Remap Register (XEHARRx1) */
  185. #define XEHARRX_REMAP_OFFS (0)
  186. #define XEHARRX_REMAP_MASK (0xffffffff << XEHARRX_REMAP_OFFS)
  187. #define XOR_OVERRIDE_CTRL_REG(chan) (MV_XOR_REGS_BASE(XOR_UNIT(chan)) + \
  188. (0x2a0 + ((XOR_CHAN(chan)) * 4)))
  189. /* XOR Engine [0..1] Address Override Control Register */
  190. #define XEXAOCR_OVR_EN_OFFS(target) (3 * target)
  191. #define XEXAOCR_OVR_EN_MASK(target) (1 << (XEXAOCR_OVR_EN_OFFS(target)))
  192. #define XEXAOCR_OVR_PTR_OFFS(target) ((3 * target) + 1)
  193. #define XEXAOCR_OVR_PTR_MASK(target) (3 << (XEXAOCR_OVR_PTR_OFFS(target)))
  194. #define XEXAOCR_OVR_BAR(win_num, target) (win_num << \
  195. (XEXAOCR_OVR_PTR_OFFS(target)))
  196. /* Maximum address override windows */
  197. #define XOR_MAX_OVERRIDE_WIN 4
  198. #endif /* _XOR_REGS_h */