imx-regs.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. * You should have received a copy of the GNU General Public License along
  13. * with this program; if not, write to the Free Software Foundation, Inc.,
  14. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  15. */
  16. #ifndef __ASM_ARCH_MX6_IMX_REGS_H__
  17. #define __ASM_ARCH_MX6_IMX_REGS_H__
  18. #define ROMCP_ARB_BASE_ADDR 0x00000000
  19. #define ROMCP_ARB_END_ADDR 0x000FFFFF
  20. #define CAAM_ARB_BASE_ADDR 0x00100000
  21. #define CAAM_ARB_END_ADDR 0x00103FFF
  22. #define APBH_DMA_ARB_BASE_ADDR 0x00110000
  23. #define APBH_DMA_ARB_END_ADDR 0x00117FFF
  24. #define HDMI_ARB_BASE_ADDR 0x00120000
  25. #define HDMI_ARB_END_ADDR 0x00128FFF
  26. #define GPU_3D_ARB_BASE_ADDR 0x00130000
  27. #define GPU_3D_ARB_END_ADDR 0x00133FFF
  28. #define GPU_2D_ARB_BASE_ADDR 0x00134000
  29. #define GPU_2D_ARB_END_ADDR 0x00137FFF
  30. #define DTCP_ARB_BASE_ADDR 0x00138000
  31. #define DTCP_ARB_END_ADDR 0x0013BFFF
  32. /* GPV - PL301 configuration ports */
  33. #define GPV2_BASE_ADDR 0x00200000
  34. #define GPV3_BASE_ADDR 0x00300000
  35. #define GPV4_BASE_ADDR 0x00800000
  36. #define IRAM_BASE_ADDR 0x00900000
  37. #define SCU_BASE_ADDR 0x00A00000
  38. #define IC_INTERFACES_BASE_ADDR 0x00A00100
  39. #define GLOBAL_TIMER_BASE_ADDR 0x00A00200
  40. #define PRIVATE_TIMERS_WD_BASE_ADDR 0x00A00600
  41. #define IC_DISTRIBUTOR_BASE_ADDR 0x00A01000
  42. #define GPV0_BASE_ADDR 0x00B00000
  43. #define GPV1_BASE_ADDR 0x00C00000
  44. #define PCIE_ARB_BASE_ADDR 0x01000000
  45. #define PCIE_ARB_END_ADDR 0x01FFFFFF
  46. #define AIPS1_ARB_BASE_ADDR 0x02000000
  47. #define AIPS1_ARB_END_ADDR 0x020FFFFF
  48. #define AIPS2_ARB_BASE_ADDR 0x02100000
  49. #define AIPS2_ARB_END_ADDR 0x021FFFFF
  50. #define SATA_ARB_BASE_ADDR 0x02200000
  51. #define SATA_ARB_END_ADDR 0x02203FFF
  52. #define OPENVG_ARB_BASE_ADDR 0x02204000
  53. #define OPENVG_ARB_END_ADDR 0x02207FFF
  54. #define HSI_ARB_BASE_ADDR 0x02208000
  55. #define HSI_ARB_END_ADDR 0x0220BFFF
  56. #define IPU1_ARB_BASE_ADDR 0x02400000
  57. #define IPU1_ARB_END_ADDR 0x027FFFFF
  58. #define IPU2_ARB_BASE_ADDR 0x02800000
  59. #define IPU2_ARB_END_ADDR 0x02BFFFFF
  60. #define WEIM_ARB_BASE_ADDR 0x08000000
  61. #define WEIM_ARB_END_ADDR 0x0FFFFFFF
  62. #define MMDC0_ARB_BASE_ADDR 0x10000000
  63. #define MMDC0_ARB_END_ADDR 0x7FFFFFFF
  64. #define MMDC1_ARB_BASE_ADDR 0x80000000
  65. #define MMDC1_ARB_END_ADDR 0xFFFFFFFF
  66. /* Defines for Blocks connected via AIPS (SkyBlue) */
  67. #define ATZ1_BASE_ADDR AIPS1_ARB_BASE_ADDR
  68. #define ATZ2_BASE_ADDR AIPS2_ARB_BASE_ADDR
  69. #define AIPS1_BASE_ADDR AIPS1_ON_BASE_ADDR
  70. #define AIPS2_BASE_ADDR AIPS2_ON_BASE_ADDR
  71. #define SPDIF_BASE_ADDR (ATZ1_BASE_ADDR + 0x04000)
  72. #define ECSPI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x08000)
  73. #define ECSPI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x0C000)
  74. #define ECSPI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x10000)
  75. #define ECSPI4_BASE_ADDR (ATZ1_BASE_ADDR + 0x14000)
  76. #define ECSPI5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
  77. #define UART1_BASE (ATZ1_BASE_ADDR + 0x20000)
  78. #define ESAI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
  79. #define SSI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000)
  80. #define SSI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000)
  81. #define SSI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000)
  82. #define ASRC_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
  83. #define SPBA_BASE_ADDR (ATZ1_BASE_ADDR + 0x3C000)
  84. #define VPU_BASE_ADDR (ATZ1_BASE_ADDR + 0x40000)
  85. #define AIPS1_ON_BASE_ADDR (ATZ1_BASE_ADDR + 0x7C000)
  86. #define AIPS1_OFF_BASE_ADDR (ATZ1_BASE_ADDR + 0x80000)
  87. #define PWM1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x0000)
  88. #define PWM2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4000)
  89. #define PWM3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x8000)
  90. #define PWM4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0xC000)
  91. #define CAN1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x10000)
  92. #define CAN2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000)
  93. #define GPT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x18000)
  94. #define GPIO1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x1C000)
  95. #define GPIO2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x20000)
  96. #define GPIO3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x24000)
  97. #define GPIO4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x28000)
  98. #define GPIO5_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x2C000)
  99. #define GPIO6_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000)
  100. #define GPIO7_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000)
  101. #define KPP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x38000)
  102. #define WDOG1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x3C000)
  103. #define WDOG2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x40000)
  104. #define CCM_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x44000)
  105. #define ANATOP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x48000)
  106. #define SNVS_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4C000)
  107. #define EPIT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x50000)
  108. #define EPIT2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x54000)
  109. #define SRC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x58000)
  110. #define GPC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x5C000)
  111. #define IOMUXC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x60000)
  112. #define DCIC1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
  113. #define DCIC2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
  114. #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
  115. #define AIPS2_ON_BASE_ADDR (ATZ2_BASE_ADDR + 0x7C000)
  116. #define AIPS2_OFF_BASE_ADDR (ATZ2_BASE_ADDR + 0x80000)
  117. #define CAAM_BASE_ADDR (ATZ2_BASE_ADDR)
  118. #define ARM_BASE_ADDR (ATZ2_BASE_ADDR + 0x40000)
  119. #define USBOH3_PL301_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x0000)
  120. #define USBOH3_USB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4000)
  121. #define ENET_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x8000)
  122. #define MLB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
  123. #define USDHC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x10000)
  124. #define USDHC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x14000)
  125. #define USDHC3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x18000)
  126. #define USDHC4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x1C000)
  127. #define I2C1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x20000)
  128. #define I2C2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x24000)
  129. #define I2C3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x28000)
  130. #define ROMCP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x2C000)
  131. #define MMDC_P0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x30000)
  132. #define MMDC_P1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
  133. #define WEIM_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x38000)
  134. #define OCOTP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x3C000)
  135. #define CSU_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x40000)
  136. #define IP2APB_PERFMON1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000)
  137. #define IP2APB_PERFMON2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
  138. #define IP2APB_PERFMON3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
  139. #define IP2APB_TZASC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x50000)
  140. #define IP2APB_TZASC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
  141. #define AUDMUX_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x58000)
  142. #define MIPI_CSI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
  143. #define MIPI_DSI_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
  144. #define VDOA_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
  145. #define UART2_BASE (AIPS2_OFF_BASE_ADDR + 0x68000)
  146. #define UART3_BASE (AIPS2_OFF_BASE_ADDR + 0x6C000)
  147. #define UART4_BASE (AIPS2_OFF_BASE_ADDR + 0x70000)
  148. #define UART5_BASE (AIPS2_OFF_BASE_ADDR + 0x74000)
  149. #define IP2APB_USBPHY1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000)
  150. #define IP2APB_USBPHY2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000)
  151. #define CHIP_REV_1_0 0x10
  152. #define IRAM_SIZE 0x00040000
  153. #define IMX_IIM_BASE OCOTP_BASE_ADDR
  154. #define FEC_QUIRK_ENET_MAC
  155. #define GPIO_NUMBER(port, index) ((((port)-1)*32)+((index)&31))
  156. #define GPIO_TO_PORT(number) (((number)/32)+1)
  157. #define GPIO_TO_INDEX(number) ((number)&31)
  158. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  159. #include <asm/types.h>
  160. extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
  161. /* System Reset Controller (SRC) */
  162. struct src {
  163. u32 scr;
  164. u32 sbmr1;
  165. u32 srsr;
  166. u32 reserved1[2];
  167. u32 sisr;
  168. u32 simr;
  169. u32 sbmr2;
  170. u32 gpr1;
  171. u32 gpr2;
  172. u32 gpr3;
  173. u32 gpr4;
  174. u32 gpr5;
  175. u32 gpr6;
  176. u32 gpr7;
  177. u32 gpr8;
  178. u32 gpr9;
  179. u32 gpr10;
  180. };
  181. /* ECSPI registers */
  182. struct cspi_regs {
  183. u32 rxdata;
  184. u32 txdata;
  185. u32 ctrl;
  186. u32 cfg;
  187. u32 intr;
  188. u32 dma;
  189. u32 stat;
  190. u32 period;
  191. };
  192. /*
  193. * CSPI register definitions
  194. */
  195. #define MXC_ECSPI
  196. #define MXC_CSPICTRL_EN (1 << 0)
  197. #define MXC_CSPICTRL_MODE (1 << 1)
  198. #define MXC_CSPICTRL_XCH (1 << 2)
  199. #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
  200. #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
  201. #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
  202. #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
  203. #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
  204. #define MXC_CSPICTRL_MAXBITS 0xfff
  205. #define MXC_CSPICTRL_TC (1 << 7)
  206. #define MXC_CSPICTRL_RXOVF (1 << 6)
  207. #define MXC_CSPIPERIOD_32KHZ (1 << 15)
  208. #define MAX_SPI_BYTES 32
  209. /* Bit position inside CTRL register to be associated with SS */
  210. #define MXC_CSPICTRL_CHAN 18
  211. /* Bit position inside CON register to be associated with SS */
  212. #define MXC_CSPICON_POL 4
  213. #define MXC_CSPICON_PHA 0
  214. #define MXC_CSPICON_SSPOL 12
  215. #define MXC_SPI_BASE_ADDRESSES \
  216. ECSPI1_BASE_ADDR, \
  217. ECSPI2_BASE_ADDR, \
  218. ECSPI3_BASE_ADDR, \
  219. ECSPI4_BASE_ADDR, \
  220. ECSPI5_BASE_ADDR
  221. struct iim_regs {
  222. u32 ctrl;
  223. u32 ctrl_set;
  224. u32 ctrl_clr;
  225. u32 ctrl_tog;
  226. u32 timing;
  227. u32 rsvd0[3];
  228. u32 data;
  229. u32 rsvd1[3];
  230. u32 read_ctrl;
  231. u32 rsvd2[3];
  232. u32 fuse_data;
  233. u32 rsvd3[3];
  234. u32 sticky;
  235. u32 rsvd4[3];
  236. u32 scs;
  237. u32 scs_set;
  238. u32 scs_clr;
  239. u32 scs_tog;
  240. u32 crc_addr;
  241. u32 rsvd5[3];
  242. u32 crc_value;
  243. u32 rsvd6[3];
  244. u32 version;
  245. u32 rsvd7[0xdb];
  246. struct fuse_bank {
  247. u32 fuse_regs[0x20];
  248. } bank[15];
  249. };
  250. struct fuse_bank4_regs {
  251. u32 sjc_resp_low;
  252. u32 rsvd0[3];
  253. u32 sjc_resp_high;
  254. u32 rsvd1[3];
  255. u32 mac_addr_low;
  256. u32 rsvd2[3];
  257. u32 mac_addr_high;
  258. u32 rsvd3[0x13];
  259. };
  260. struct aipstz_regs {
  261. u32 mprot0;
  262. u32 mprot1;
  263. u32 rsvd[0xe];
  264. u32 opacr0;
  265. u32 opacr1;
  266. u32 opacr2;
  267. u32 opacr3;
  268. u32 opacr4;
  269. };
  270. #endif /* __ASSEMBLER__*/
  271. #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */