config.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. */
  20. #ifndef _ASM_CONFIG_H_
  21. #define _ASM_CONFIG_H_
  22. #ifdef CONFIG_MPC85xx
  23. #include <asm/config_mpc85xx.h>
  24. #endif
  25. #ifdef CONFIG_MPC86xx
  26. #include <asm/config_mpc86xx.h>
  27. #endif
  28. /* CONFIG_HARD_SPI triggers SPI bus initialization in PowerPC */
  29. #if defined(CONFIG_MPC8XXX_SPI) || defined(CONFIG_FSL_ESPI)
  30. # ifndef CONFIG_HARD_SPI
  31. # define CONFIG_HARD_SPI
  32. # endif
  33. #endif
  34. #define CONFIG_LMB
  35. #define CONFIG_SYS_BOOT_RAMDISK_HIGH
  36. #define CONFIG_SYS_BOOT_GET_CMDLINE
  37. #define CONFIG_SYS_BOOT_GET_KBD
  38. #ifndef CONFIG_MAX_MEM_MAPPED
  39. #if defined(CONFIG_4xx) || defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
  40. #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)2 << 30)
  41. #else
  42. #define CONFIG_MAX_MEM_MAPPED (256 << 20)
  43. #endif
  44. #endif
  45. /* Check if boards need to enable FSL DMA engine for SDRAM init */
  46. #if !defined(CONFIG_FSL_DMA) && defined(CONFIG_DDR_ECC)
  47. #if (defined(CONFIG_MPC83xx) && defined(CONFIG_DDR_ECC_INIT_VIA_DMA)) || \
  48. ((defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)) && \
  49. !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER))
  50. #define CONFIG_FSL_DMA
  51. #endif
  52. #endif
  53. #ifndef CONFIG_MAX_CPUS
  54. #define CONFIG_MAX_CPUS 1
  55. #endif
  56. /*
  57. * Provide a default boot page translation virtual address that lines up with
  58. * Freescale's default e500 reset page.
  59. */
  60. #if (defined(CONFIG_E500) && defined(CONFIG_MP))
  61. #ifndef CONFIG_BPTR_VIRT_ADDR
  62. #define CONFIG_BPTR_VIRT_ADDR 0xfffff000
  63. #endif
  64. #endif
  65. /*
  66. * SEC (crypto unit) major compatible version determination
  67. */
  68. #if defined(CONFIG_MPC83xx)
  69. #define CONFIG_SYS_FSL_SEC_COMPAT 2
  70. #endif
  71. /* Since so many PPC SOCs have a semi-common LBC, define this here */
  72. #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx) || \
  73. defined(CONFIG_MPC83xx)
  74. #if !defined(CONFIG_FSL_IFC)
  75. #define CONFIG_FSL_LBC
  76. #endif
  77. #endif
  78. /* The TSEC driver uses the PHYLIB infrastructure */
  79. #ifndef CONFIG_PHYLIB
  80. #if defined(CONFIG_TSEC_ENET)
  81. #define CONFIG_PHYLIB
  82. #include <config_phylib_all_drivers.h>
  83. #endif /* TSEC_ENET */
  84. #endif /* !CONFIG_PHYLIB */
  85. /* All PPC boards must swap IDE bytes */
  86. #define CONFIG_IDE_SWAP_IO
  87. #endif /* _ASM_CONFIG_H_ */