fsl_esdhc.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614
  1. /*
  2. * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based vaguely on the pxa mmc code:
  6. * (C) Copyright 2003
  7. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <config.h>
  12. #include <common.h>
  13. #include <command.h>
  14. #include <hwconfig.h>
  15. #include <mmc.h>
  16. #include <part.h>
  17. #include <malloc.h>
  18. #include <mmc.h>
  19. #include <fsl_esdhc.h>
  20. #include <fdt_support.h>
  21. #include <asm/io.h>
  22. DECLARE_GLOBAL_DATA_PTR;
  23. struct fsl_esdhc {
  24. uint dsaddr;
  25. uint blkattr;
  26. uint cmdarg;
  27. uint xfertyp;
  28. uint cmdrsp0;
  29. uint cmdrsp1;
  30. uint cmdrsp2;
  31. uint cmdrsp3;
  32. uint datport;
  33. uint prsstat;
  34. uint proctl;
  35. uint sysctl;
  36. uint irqstat;
  37. uint irqstaten;
  38. uint irqsigen;
  39. uint autoc12err;
  40. uint hostcapblt;
  41. uint wml;
  42. uint mixctrl;
  43. char reserved1[4];
  44. uint fevt;
  45. char reserved2[168];
  46. uint hostver;
  47. char reserved3[780];
  48. uint scr;
  49. };
  50. /* Return the XFERTYP flags for a given command and data packet */
  51. static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
  52. {
  53. uint xfertyp = 0;
  54. if (data) {
  55. xfertyp |= XFERTYP_DPSEL;
  56. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  57. xfertyp |= XFERTYP_DMAEN;
  58. #endif
  59. if (data->blocks > 1) {
  60. xfertyp |= XFERTYP_MSBSEL;
  61. xfertyp |= XFERTYP_BCEN;
  62. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  63. xfertyp |= XFERTYP_AC12EN;
  64. #endif
  65. }
  66. if (data->flags & MMC_DATA_READ)
  67. xfertyp |= XFERTYP_DTDSEL;
  68. }
  69. if (cmd->resp_type & MMC_RSP_CRC)
  70. xfertyp |= XFERTYP_CCCEN;
  71. if (cmd->resp_type & MMC_RSP_OPCODE)
  72. xfertyp |= XFERTYP_CICEN;
  73. if (cmd->resp_type & MMC_RSP_136)
  74. xfertyp |= XFERTYP_RSPTYP_136;
  75. else if (cmd->resp_type & MMC_RSP_BUSY)
  76. xfertyp |= XFERTYP_RSPTYP_48_BUSY;
  77. else if (cmd->resp_type & MMC_RSP_PRESENT)
  78. xfertyp |= XFERTYP_RSPTYP_48;
  79. #if defined(CONFIG_MX53) || defined(CONFIG_T4240QDS)
  80. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  81. xfertyp |= XFERTYP_CMDTYP_ABORT;
  82. #endif
  83. return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
  84. }
  85. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  86. /*
  87. * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
  88. */
  89. static void
  90. esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
  91. {
  92. struct fsl_esdhc_cfg *cfg = mmc->priv;
  93. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  94. uint blocks;
  95. char *buffer;
  96. uint databuf;
  97. uint size;
  98. uint irqstat;
  99. uint timeout;
  100. if (data->flags & MMC_DATA_READ) {
  101. blocks = data->blocks;
  102. buffer = data->dest;
  103. while (blocks) {
  104. timeout = PIO_TIMEOUT;
  105. size = data->blocksize;
  106. irqstat = esdhc_read32(&regs->irqstat);
  107. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
  108. && --timeout);
  109. if (timeout <= 0) {
  110. printf("\nData Read Failed in PIO Mode.");
  111. return;
  112. }
  113. while (size && (!(irqstat & IRQSTAT_TC))) {
  114. udelay(100); /* Wait before last byte transfer complete */
  115. irqstat = esdhc_read32(&regs->irqstat);
  116. databuf = in_le32(&regs->datport);
  117. *((uint *)buffer) = databuf;
  118. buffer += 4;
  119. size -= 4;
  120. }
  121. blocks--;
  122. }
  123. } else {
  124. blocks = data->blocks;
  125. buffer = (char *)data->src;
  126. while (blocks) {
  127. timeout = PIO_TIMEOUT;
  128. size = data->blocksize;
  129. irqstat = esdhc_read32(&regs->irqstat);
  130. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
  131. && --timeout);
  132. if (timeout <= 0) {
  133. printf("\nData Write Failed in PIO Mode.");
  134. return;
  135. }
  136. while (size && (!(irqstat & IRQSTAT_TC))) {
  137. udelay(100); /* Wait before last byte transfer complete */
  138. databuf = *((uint *)buffer);
  139. buffer += 4;
  140. size -= 4;
  141. irqstat = esdhc_read32(&regs->irqstat);
  142. out_le32(&regs->datport, databuf);
  143. }
  144. blocks--;
  145. }
  146. }
  147. }
  148. #endif
  149. static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
  150. {
  151. int timeout;
  152. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  153. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  154. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  155. uint wml_value;
  156. wml_value = data->blocksize/4;
  157. if (data->flags & MMC_DATA_READ) {
  158. if (wml_value > WML_RD_WML_MAX)
  159. wml_value = WML_RD_WML_MAX_VAL;
  160. esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
  161. esdhc_write32(&regs->dsaddr, (u32)data->dest);
  162. } else {
  163. flush_dcache_range((ulong)data->src,
  164. (ulong)data->src+data->blocks
  165. *data->blocksize);
  166. if (wml_value > WML_WR_WML_MAX)
  167. wml_value = WML_WR_WML_MAX_VAL;
  168. if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
  169. printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
  170. return TIMEOUT;
  171. }
  172. esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
  173. wml_value << 16);
  174. esdhc_write32(&regs->dsaddr, (u32)data->src);
  175. }
  176. #else /* CONFIG_SYS_FSL_ESDHC_USE_PIO */
  177. if (!(data->flags & MMC_DATA_READ)) {
  178. if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
  179. printf("\nThe SD card is locked. "
  180. "Can not write to a locked card.\n\n");
  181. return TIMEOUT;
  182. }
  183. esdhc_write32(&regs->dsaddr, (u32)data->src);
  184. } else
  185. esdhc_write32(&regs->dsaddr, (u32)data->dest);
  186. #endif /* CONFIG_SYS_FSL_ESDHC_USE_PIO */
  187. esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
  188. /* Calculate the timeout period for data transactions */
  189. /*
  190. * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
  191. * 2)Timeout period should be minimum 0.250sec as per SD Card spec
  192. * So, Number of SD Clock cycles for 0.25sec should be minimum
  193. * (SD Clock/sec * 0.25 sec) SD Clock cycles
  194. * = (mmc->tran_speed * 1/4) SD Clock cycles
  195. * As 1) >= 2)
  196. * => (2^(timeout+13)) >= mmc->tran_speed * 1/4
  197. * Taking log2 both the sides
  198. * => timeout + 13 >= log2(mmc->tran_speed/4)
  199. * Rounding up to next power of 2
  200. * => timeout + 13 = log2(mmc->tran_speed/4) + 1
  201. * => timeout + 13 = fls(mmc->tran_speed/4)
  202. */
  203. timeout = fls(mmc->tran_speed/4);
  204. timeout -= 13;
  205. if (timeout > 14)
  206. timeout = 14;
  207. if (timeout < 0)
  208. timeout = 0;
  209. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  210. if ((timeout == 4) || (timeout == 8) || (timeout == 12))
  211. timeout++;
  212. #endif
  213. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
  214. return 0;
  215. }
  216. static void check_and_invalidate_dcache_range
  217. (struct mmc_cmd *cmd,
  218. struct mmc_data *data) {
  219. unsigned start = (unsigned)data->dest ;
  220. unsigned size = roundup(ARCH_DMA_MINALIGN,
  221. data->blocks*data->blocksize);
  222. unsigned end = start+size ;
  223. invalidate_dcache_range(start, end);
  224. }
  225. /*
  226. * Sends a command out on the bus. Takes the mmc pointer,
  227. * a command pointer, and an optional data pointer.
  228. */
  229. static int
  230. esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  231. {
  232. uint xfertyp;
  233. uint irqstat;
  234. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  235. volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  236. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  237. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  238. return 0;
  239. #endif
  240. esdhc_write32(&regs->irqstat, -1);
  241. sync();
  242. /* Wait for the bus to be idle */
  243. while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
  244. (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
  245. ;
  246. while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
  247. ;
  248. /* Wait at least 8 SD clock cycles before the next command */
  249. /*
  250. * Note: This is way more than 8 cycles, but 1ms seems to
  251. * resolve timing issues with some cards
  252. */
  253. udelay(1000);
  254. /* Set up for a data transfer if we have one */
  255. if (data) {
  256. int err;
  257. err = esdhc_setup_data(mmc, data);
  258. if(err)
  259. return err;
  260. }
  261. /* Figure out the transfer arguments */
  262. xfertyp = esdhc_xfertyp(cmd, data);
  263. /* Mask all irqs */
  264. esdhc_write32(&regs->irqsigen, 0);
  265. /* Send the command */
  266. esdhc_write32(&regs->cmdarg, cmd->cmdarg);
  267. #if defined(CONFIG_FSL_USDHC)
  268. esdhc_write32(&regs->mixctrl,
  269. (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F));
  270. esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
  271. #else
  272. esdhc_write32(&regs->xfertyp, xfertyp);
  273. #endif
  274. /* Wait for the command to complete */
  275. while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
  276. ;
  277. irqstat = esdhc_read32(&regs->irqstat);
  278. /* Reset CMD and DATA portions on error */
  279. if (irqstat & (CMD_ERR | IRQSTAT_CTOE)) {
  280. esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
  281. SYSCTL_RSTC);
  282. while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
  283. ;
  284. if (data) {
  285. esdhc_write32(&regs->sysctl,
  286. esdhc_read32(&regs->sysctl) |
  287. SYSCTL_RSTD);
  288. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
  289. ;
  290. }
  291. }
  292. if (irqstat & CMD_ERR)
  293. return COMM_ERR;
  294. if (irqstat & IRQSTAT_CTOE)
  295. return TIMEOUT;
  296. /* Workaround for ESDHC errata ENGcm03648 */
  297. if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
  298. int timeout = 2500;
  299. /* Poll on DATA0 line for cmd with busy signal for 250 ms */
  300. while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
  301. PRSSTAT_DAT0)) {
  302. udelay(100);
  303. timeout--;
  304. }
  305. if (timeout <= 0) {
  306. printf("Timeout waiting for DAT0 to go high!\n");
  307. return TIMEOUT;
  308. }
  309. }
  310. /* Copy the response to the response buffer */
  311. if (cmd->resp_type & MMC_RSP_136) {
  312. u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
  313. cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
  314. cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
  315. cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
  316. cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
  317. cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
  318. cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
  319. cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
  320. cmd->response[3] = (cmdrsp0 << 8);
  321. } else
  322. cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
  323. /* Wait until all of the blocks are transferred */
  324. if (data) {
  325. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  326. esdhc_pio_read_write(mmc, data);
  327. #else
  328. do {
  329. irqstat = esdhc_read32(&regs->irqstat);
  330. if (irqstat & IRQSTAT_DTOE)
  331. return TIMEOUT;
  332. if (irqstat & DATA_ERR)
  333. return COMM_ERR;
  334. } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
  335. #endif
  336. if (data->flags & MMC_DATA_READ)
  337. check_and_invalidate_dcache_range(cmd, data);
  338. }
  339. esdhc_write32(&regs->irqstat, -1);
  340. return 0;
  341. }
  342. static void set_sysctl(struct mmc *mmc, uint clock)
  343. {
  344. int div, pre_div;
  345. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  346. volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  347. int sdhc_clk = cfg->sdhc_clk;
  348. uint clk;
  349. if (clock < mmc->f_min)
  350. clock = mmc->f_min;
  351. if (sdhc_clk / 16 > clock) {
  352. for (pre_div = 2; pre_div < 256; pre_div *= 2)
  353. if ((sdhc_clk / pre_div) <= (clock * 16))
  354. break;
  355. } else
  356. pre_div = 2;
  357. for (div = 1; div <= 16; div++)
  358. if ((sdhc_clk / (div * pre_div)) <= clock)
  359. break;
  360. pre_div >>= 1;
  361. div -= 1;
  362. clk = (pre_div << 8) | (div << 4);
  363. esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
  364. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
  365. udelay(10000);
  366. clk = SYSCTL_PEREN | SYSCTL_CKEN;
  367. esdhc_setbits32(&regs->sysctl, clk);
  368. }
  369. static void esdhc_set_ios(struct mmc *mmc)
  370. {
  371. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  372. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  373. /* Set the clock speed */
  374. set_sysctl(mmc, mmc->clock);
  375. /* Set the bus width */
  376. esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
  377. if (mmc->bus_width == 4)
  378. esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
  379. else if (mmc->bus_width == 8)
  380. esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
  381. }
  382. static int esdhc_init(struct mmc *mmc)
  383. {
  384. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  385. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  386. int timeout = 1000;
  387. /* Reset the entire host controller */
  388. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  389. /* Wait until the controller is available */
  390. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
  391. udelay(1000);
  392. #ifndef ARCH_MXC
  393. /* Enable cache snooping */
  394. esdhc_write32(&regs->scr, 0x00000040);
  395. #endif
  396. esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
  397. /* Set the initial clock speed */
  398. mmc_set_clock(mmc, 400000);
  399. /* Disable the BRR and BWR bits in IRQSTAT */
  400. esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
  401. /* Put the PROCTL reg back to the default */
  402. esdhc_write32(&regs->proctl, PROCTL_INIT);
  403. /* Set timout to the maximum value */
  404. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
  405. return 0;
  406. }
  407. static int esdhc_getcd(struct mmc *mmc)
  408. {
  409. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  410. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  411. int timeout = 1000;
  412. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
  413. udelay(1000);
  414. return timeout > 0;
  415. }
  416. static void esdhc_reset(struct fsl_esdhc *regs)
  417. {
  418. unsigned long timeout = 100; /* wait max 100 ms */
  419. /* reset the controller */
  420. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  421. /* hardware clears the bit when it is done */
  422. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
  423. udelay(1000);
  424. if (!timeout)
  425. printf("MMC/SD: Reset never completed.\n");
  426. }
  427. int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
  428. {
  429. struct fsl_esdhc *regs;
  430. struct mmc *mmc;
  431. u32 caps, voltage_caps;
  432. if (!cfg)
  433. return -1;
  434. mmc = malloc(sizeof(struct mmc));
  435. if (!mmc)
  436. return -ENOMEM;
  437. sprintf(mmc->name, "FSL_SDHC");
  438. regs = (struct fsl_esdhc *)cfg->esdhc_base;
  439. /* First reset the eSDHC controller */
  440. esdhc_reset(regs);
  441. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
  442. | SYSCTL_IPGEN | SYSCTL_CKEN);
  443. mmc->priv = cfg;
  444. mmc->send_cmd = esdhc_send_cmd;
  445. mmc->set_ios = esdhc_set_ios;
  446. mmc->init = esdhc_init;
  447. mmc->getcd = esdhc_getcd;
  448. mmc->getwp = NULL;
  449. voltage_caps = 0;
  450. caps = regs->hostcapblt;
  451. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
  452. caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
  453. ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
  454. #endif
  455. if (caps & ESDHC_HOSTCAPBLT_VS18)
  456. voltage_caps |= MMC_VDD_165_195;
  457. if (caps & ESDHC_HOSTCAPBLT_VS30)
  458. voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
  459. if (caps & ESDHC_HOSTCAPBLT_VS33)
  460. voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
  461. #ifdef CONFIG_SYS_SD_VOLTAGE
  462. mmc->voltages = CONFIG_SYS_SD_VOLTAGE;
  463. #else
  464. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  465. #endif
  466. if ((mmc->voltages & voltage_caps) == 0) {
  467. printf("voltage not supported by controller\n");
  468. return -1;
  469. }
  470. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HC;
  471. if (cfg->max_bus_width > 0) {
  472. if (cfg->max_bus_width < 8)
  473. mmc->host_caps &= ~MMC_MODE_8BIT;
  474. if (cfg->max_bus_width < 4)
  475. mmc->host_caps &= ~MMC_MODE_4BIT;
  476. }
  477. if (caps & ESDHC_HOSTCAPBLT_HSS)
  478. mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  479. mmc->f_min = 400000;
  480. mmc->f_max = MIN(gd->arch.sdhc_clk, 52000000);
  481. mmc->b_max = 0;
  482. mmc_register(mmc);
  483. return 0;
  484. }
  485. int fsl_esdhc_mmc_init(bd_t *bis)
  486. {
  487. struct fsl_esdhc_cfg *cfg;
  488. cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
  489. cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
  490. cfg->sdhc_clk = gd->arch.sdhc_clk;
  491. return fsl_esdhc_initialize(bis, cfg);
  492. }
  493. #ifdef CONFIG_OF_LIBFDT
  494. void fdt_fixup_esdhc(void *blob, bd_t *bd)
  495. {
  496. const char *compat = "fsl,esdhc";
  497. #ifdef CONFIG_FSL_ESDHC_PIN_MUX
  498. if (!hwconfig("esdhc")) {
  499. do_fixup_by_compat(blob, compat, "status", "disabled",
  500. 8 + 1, 1);
  501. return;
  502. }
  503. #endif
  504. do_fixup_by_compat_u32(blob, compat, "clock-frequency",
  505. gd->arch.sdhc_clk, 1);
  506. do_fixup_by_compat(blob, compat, "status", "okay",
  507. 4 + 1, 1);
  508. }
  509. #endif