mvneta.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653
  1. /*
  2. * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
  3. *
  4. * U-Boot version:
  5. * Copyright (C) 2014 Stefan Roese <sr@denx.de>
  6. *
  7. * Based on the Linux version which is:
  8. * Copyright (C) 2012 Marvell
  9. *
  10. * Rami Rosen <rosenr@marvell.com>
  11. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  12. *
  13. * SPDX-License-Identifier: GPL-2.0
  14. */
  15. #include <common.h>
  16. #include <net.h>
  17. #include <netdev.h>
  18. #include <config.h>
  19. #include <malloc.h>
  20. #include <asm/io.h>
  21. #include <asm/errno.h>
  22. #include <phy.h>
  23. #include <miiphy.h>
  24. #include <watchdog.h>
  25. #include <asm/arch/cpu.h>
  26. #include <asm/arch/soc.h>
  27. #include <linux/compat.h>
  28. #include <linux/mbus.h>
  29. #if !defined(CONFIG_PHYLIB)
  30. # error Marvell mvneta requires PHYLIB
  31. #endif
  32. /* Some linux -> U-Boot compatibility stuff */
  33. #define netdev_err(dev, fmt, args...) \
  34. printf(fmt, ##args)
  35. #define netdev_warn(dev, fmt, args...) \
  36. printf(fmt, ##args)
  37. #define netdev_info(dev, fmt, args...) \
  38. printf(fmt, ##args)
  39. #define CONFIG_NR_CPUS 1
  40. #define BIT(nr) (1UL << (nr))
  41. #define ETH_HLEN 14 /* Total octets in header */
  42. /* 2(HW hdr) 14(MAC hdr) 4(CRC) 32(extra for cache prefetch) */
  43. #define WRAP (2 + ETH_HLEN + 4 + 32)
  44. #define MTU 1500
  45. #define RX_BUFFER_SIZE (ALIGN(MTU + WRAP, ARCH_DMA_MINALIGN))
  46. #define MVNETA_SMI_TIMEOUT 10000
  47. /* Registers */
  48. #define MVNETA_RXQ_CONFIG_REG(q) (0x1400 + ((q) << 2))
  49. #define MVNETA_RXQ_HW_BUF_ALLOC BIT(1)
  50. #define MVNETA_RXQ_PKT_OFFSET_ALL_MASK (0xf << 8)
  51. #define MVNETA_RXQ_PKT_OFFSET_MASK(offs) ((offs) << 8)
  52. #define MVNETA_RXQ_THRESHOLD_REG(q) (0x14c0 + ((q) << 2))
  53. #define MVNETA_RXQ_NON_OCCUPIED(v) ((v) << 16)
  54. #define MVNETA_RXQ_BASE_ADDR_REG(q) (0x1480 + ((q) << 2))
  55. #define MVNETA_RXQ_SIZE_REG(q) (0x14a0 + ((q) << 2))
  56. #define MVNETA_RXQ_BUF_SIZE_SHIFT 19
  57. #define MVNETA_RXQ_BUF_SIZE_MASK (0x1fff << 19)
  58. #define MVNETA_RXQ_STATUS_REG(q) (0x14e0 + ((q) << 2))
  59. #define MVNETA_RXQ_OCCUPIED_ALL_MASK 0x3fff
  60. #define MVNETA_RXQ_STATUS_UPDATE_REG(q) (0x1500 + ((q) << 2))
  61. #define MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT 16
  62. #define MVNETA_RXQ_ADD_NON_OCCUPIED_MAX 255
  63. #define MVNETA_PORT_RX_RESET 0x1cc0
  64. #define MVNETA_PORT_RX_DMA_RESET BIT(0)
  65. #define MVNETA_PHY_ADDR 0x2000
  66. #define MVNETA_PHY_ADDR_MASK 0x1f
  67. #define MVNETA_SMI 0x2004
  68. #define MVNETA_PHY_REG_MASK 0x1f
  69. /* SMI register fields */
  70. #define MVNETA_SMI_DATA_OFFS 0 /* Data */
  71. #define MVNETA_SMI_DATA_MASK (0xffff << MVNETA_SMI_DATA_OFFS)
  72. #define MVNETA_SMI_DEV_ADDR_OFFS 16 /* PHY device address */
  73. #define MVNETA_SMI_REG_ADDR_OFFS 21 /* PHY device reg addr*/
  74. #define MVNETA_SMI_OPCODE_OFFS 26 /* Write/Read opcode */
  75. #define MVNETA_SMI_OPCODE_READ (1 << MVNETA_SMI_OPCODE_OFFS)
  76. #define MVNETA_SMI_READ_VALID (1 << 27) /* Read Valid */
  77. #define MVNETA_SMI_BUSY (1 << 28) /* Busy */
  78. #define MVNETA_MBUS_RETRY 0x2010
  79. #define MVNETA_UNIT_INTR_CAUSE 0x2080
  80. #define MVNETA_UNIT_CONTROL 0x20B0
  81. #define MVNETA_PHY_POLLING_ENABLE BIT(1)
  82. #define MVNETA_WIN_BASE(w) (0x2200 + ((w) << 3))
  83. #define MVNETA_WIN_SIZE(w) (0x2204 + ((w) << 3))
  84. #define MVNETA_WIN_REMAP(w) (0x2280 + ((w) << 2))
  85. #define MVNETA_BASE_ADDR_ENABLE 0x2290
  86. #define MVNETA_PORT_CONFIG 0x2400
  87. #define MVNETA_UNI_PROMISC_MODE BIT(0)
  88. #define MVNETA_DEF_RXQ(q) ((q) << 1)
  89. #define MVNETA_DEF_RXQ_ARP(q) ((q) << 4)
  90. #define MVNETA_TX_UNSET_ERR_SUM BIT(12)
  91. #define MVNETA_DEF_RXQ_TCP(q) ((q) << 16)
  92. #define MVNETA_DEF_RXQ_UDP(q) ((q) << 19)
  93. #define MVNETA_DEF_RXQ_BPDU(q) ((q) << 22)
  94. #define MVNETA_RX_CSUM_WITH_PSEUDO_HDR BIT(25)
  95. #define MVNETA_PORT_CONFIG_DEFL_VALUE(q) (MVNETA_DEF_RXQ(q) | \
  96. MVNETA_DEF_RXQ_ARP(q) | \
  97. MVNETA_DEF_RXQ_TCP(q) | \
  98. MVNETA_DEF_RXQ_UDP(q) | \
  99. MVNETA_DEF_RXQ_BPDU(q) | \
  100. MVNETA_TX_UNSET_ERR_SUM | \
  101. MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
  102. #define MVNETA_PORT_CONFIG_EXTEND 0x2404
  103. #define MVNETA_MAC_ADDR_LOW 0x2414
  104. #define MVNETA_MAC_ADDR_HIGH 0x2418
  105. #define MVNETA_SDMA_CONFIG 0x241c
  106. #define MVNETA_SDMA_BRST_SIZE_16 4
  107. #define MVNETA_RX_BRST_SZ_MASK(burst) ((burst) << 1)
  108. #define MVNETA_RX_NO_DATA_SWAP BIT(4)
  109. #define MVNETA_TX_NO_DATA_SWAP BIT(5)
  110. #define MVNETA_DESC_SWAP BIT(6)
  111. #define MVNETA_TX_BRST_SZ_MASK(burst) ((burst) << 22)
  112. #define MVNETA_PORT_STATUS 0x2444
  113. #define MVNETA_TX_IN_PRGRS BIT(1)
  114. #define MVNETA_TX_FIFO_EMPTY BIT(8)
  115. #define MVNETA_RX_MIN_FRAME_SIZE 0x247c
  116. #define MVNETA_SERDES_CFG 0x24A0
  117. #define MVNETA_SGMII_SERDES_PROTO 0x0cc7
  118. #define MVNETA_QSGMII_SERDES_PROTO 0x0667
  119. #define MVNETA_TYPE_PRIO 0x24bc
  120. #define MVNETA_FORCE_UNI BIT(21)
  121. #define MVNETA_TXQ_CMD_1 0x24e4
  122. #define MVNETA_TXQ_CMD 0x2448
  123. #define MVNETA_TXQ_DISABLE_SHIFT 8
  124. #define MVNETA_TXQ_ENABLE_MASK 0x000000ff
  125. #define MVNETA_ACC_MODE 0x2500
  126. #define MVNETA_CPU_MAP(cpu) (0x2540 + ((cpu) << 2))
  127. #define MVNETA_CPU_RXQ_ACCESS_ALL_MASK 0x000000ff
  128. #define MVNETA_CPU_TXQ_ACCESS_ALL_MASK 0x0000ff00
  129. #define MVNETA_RXQ_TIME_COAL_REG(q) (0x2580 + ((q) << 2))
  130. /* Exception Interrupt Port/Queue Cause register */
  131. #define MVNETA_INTR_NEW_CAUSE 0x25a0
  132. #define MVNETA_INTR_NEW_MASK 0x25a4
  133. /* bits 0..7 = TXQ SENT, one bit per queue.
  134. * bits 8..15 = RXQ OCCUP, one bit per queue.
  135. * bits 16..23 = RXQ FREE, one bit per queue.
  136. * bit 29 = OLD_REG_SUM, see old reg ?
  137. * bit 30 = TX_ERR_SUM, one bit for 4 ports
  138. * bit 31 = MISC_SUM, one bit for 4 ports
  139. */
  140. #define MVNETA_TX_INTR_MASK(nr_txqs) (((1 << nr_txqs) - 1) << 0)
  141. #define MVNETA_TX_INTR_MASK_ALL (0xff << 0)
  142. #define MVNETA_RX_INTR_MASK(nr_rxqs) (((1 << nr_rxqs) - 1) << 8)
  143. #define MVNETA_RX_INTR_MASK_ALL (0xff << 8)
  144. #define MVNETA_INTR_OLD_CAUSE 0x25a8
  145. #define MVNETA_INTR_OLD_MASK 0x25ac
  146. /* Data Path Port/Queue Cause Register */
  147. #define MVNETA_INTR_MISC_CAUSE 0x25b0
  148. #define MVNETA_INTR_MISC_MASK 0x25b4
  149. #define MVNETA_INTR_ENABLE 0x25b8
  150. #define MVNETA_RXQ_CMD 0x2680
  151. #define MVNETA_RXQ_DISABLE_SHIFT 8
  152. #define MVNETA_RXQ_ENABLE_MASK 0x000000ff
  153. #define MVETH_TXQ_TOKEN_COUNT_REG(q) (0x2700 + ((q) << 4))
  154. #define MVETH_TXQ_TOKEN_CFG_REG(q) (0x2704 + ((q) << 4))
  155. #define MVNETA_GMAC_CTRL_0 0x2c00
  156. #define MVNETA_GMAC_MAX_RX_SIZE_SHIFT 2
  157. #define MVNETA_GMAC_MAX_RX_SIZE_MASK 0x7ffc
  158. #define MVNETA_GMAC0_PORT_ENABLE BIT(0)
  159. #define MVNETA_GMAC_CTRL_2 0x2c08
  160. #define MVNETA_GMAC2_PCS_ENABLE BIT(3)
  161. #define MVNETA_GMAC2_PORT_RGMII BIT(4)
  162. #define MVNETA_GMAC2_PORT_RESET BIT(6)
  163. #define MVNETA_GMAC_STATUS 0x2c10
  164. #define MVNETA_GMAC_LINK_UP BIT(0)
  165. #define MVNETA_GMAC_SPEED_1000 BIT(1)
  166. #define MVNETA_GMAC_SPEED_100 BIT(2)
  167. #define MVNETA_GMAC_FULL_DUPLEX BIT(3)
  168. #define MVNETA_GMAC_RX_FLOW_CTRL_ENABLE BIT(4)
  169. #define MVNETA_GMAC_TX_FLOW_CTRL_ENABLE BIT(5)
  170. #define MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE BIT(6)
  171. #define MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE BIT(7)
  172. #define MVNETA_GMAC_AUTONEG_CONFIG 0x2c0c
  173. #define MVNETA_GMAC_FORCE_LINK_DOWN BIT(0)
  174. #define MVNETA_GMAC_FORCE_LINK_PASS BIT(1)
  175. #define MVNETA_GMAC_CONFIG_MII_SPEED BIT(5)
  176. #define MVNETA_GMAC_CONFIG_GMII_SPEED BIT(6)
  177. #define MVNETA_GMAC_AN_SPEED_EN BIT(7)
  178. #define MVNETA_GMAC_CONFIG_FULL_DUPLEX BIT(12)
  179. #define MVNETA_GMAC_AN_DUPLEX_EN BIT(13)
  180. #define MVNETA_MIB_COUNTERS_BASE 0x3080
  181. #define MVNETA_MIB_LATE_COLLISION 0x7c
  182. #define MVNETA_DA_FILT_SPEC_MCAST 0x3400
  183. #define MVNETA_DA_FILT_OTH_MCAST 0x3500
  184. #define MVNETA_DA_FILT_UCAST_BASE 0x3600
  185. #define MVNETA_TXQ_BASE_ADDR_REG(q) (0x3c00 + ((q) << 2))
  186. #define MVNETA_TXQ_SIZE_REG(q) (0x3c20 + ((q) << 2))
  187. #define MVNETA_TXQ_SENT_THRESH_ALL_MASK 0x3fff0000
  188. #define MVNETA_TXQ_SENT_THRESH_MASK(coal) ((coal) << 16)
  189. #define MVNETA_TXQ_UPDATE_REG(q) (0x3c60 + ((q) << 2))
  190. #define MVNETA_TXQ_DEC_SENT_SHIFT 16
  191. #define MVNETA_TXQ_STATUS_REG(q) (0x3c40 + ((q) << 2))
  192. #define MVNETA_TXQ_SENT_DESC_SHIFT 16
  193. #define MVNETA_TXQ_SENT_DESC_MASK 0x3fff0000
  194. #define MVNETA_PORT_TX_RESET 0x3cf0
  195. #define MVNETA_PORT_TX_DMA_RESET BIT(0)
  196. #define MVNETA_TX_MTU 0x3e0c
  197. #define MVNETA_TX_TOKEN_SIZE 0x3e14
  198. #define MVNETA_TX_TOKEN_SIZE_MAX 0xffffffff
  199. #define MVNETA_TXQ_TOKEN_SIZE_REG(q) (0x3e40 + ((q) << 2))
  200. #define MVNETA_TXQ_TOKEN_SIZE_MAX 0x7fffffff
  201. /* Descriptor ring Macros */
  202. #define MVNETA_QUEUE_NEXT_DESC(q, index) \
  203. (((index) < (q)->last_desc) ? ((index) + 1) : 0)
  204. /* Various constants */
  205. /* Coalescing */
  206. #define MVNETA_TXDONE_COAL_PKTS 16
  207. #define MVNETA_RX_COAL_PKTS 32
  208. #define MVNETA_RX_COAL_USEC 100
  209. /* The two bytes Marvell header. Either contains a special value used
  210. * by Marvell switches when a specific hardware mode is enabled (not
  211. * supported by this driver) or is filled automatically by zeroes on
  212. * the RX side. Those two bytes being at the front of the Ethernet
  213. * header, they allow to have the IP header aligned on a 4 bytes
  214. * boundary automatically: the hardware skips those two bytes on its
  215. * own.
  216. */
  217. #define MVNETA_MH_SIZE 2
  218. #define MVNETA_VLAN_TAG_LEN 4
  219. #define MVNETA_CPU_D_CACHE_LINE_SIZE 32
  220. #define MVNETA_TX_CSUM_MAX_SIZE 9800
  221. #define MVNETA_ACC_MODE_EXT 1
  222. /* Timeout constants */
  223. #define MVNETA_TX_DISABLE_TIMEOUT_MSEC 1000
  224. #define MVNETA_RX_DISABLE_TIMEOUT_MSEC 1000
  225. #define MVNETA_TX_FIFO_EMPTY_TIMEOUT 10000
  226. #define MVNETA_TX_MTU_MAX 0x3ffff
  227. /* Max number of Rx descriptors */
  228. #define MVNETA_MAX_RXD 16
  229. /* Max number of Tx descriptors */
  230. #define MVNETA_MAX_TXD 16
  231. /* descriptor aligned size */
  232. #define MVNETA_DESC_ALIGNED_SIZE 32
  233. struct mvneta_port {
  234. void __iomem *base;
  235. struct mvneta_rx_queue *rxqs;
  236. struct mvneta_tx_queue *txqs;
  237. u8 mcast_count[256];
  238. u16 tx_ring_size;
  239. u16 rx_ring_size;
  240. phy_interface_t phy_interface;
  241. unsigned int link;
  242. unsigned int duplex;
  243. unsigned int speed;
  244. int init;
  245. int phyaddr;
  246. struct phy_device *phydev;
  247. struct mii_dev *bus;
  248. };
  249. /* The mvneta_tx_desc and mvneta_rx_desc structures describe the
  250. * layout of the transmit and reception DMA descriptors, and their
  251. * layout is therefore defined by the hardware design
  252. */
  253. #define MVNETA_TX_L3_OFF_SHIFT 0
  254. #define MVNETA_TX_IP_HLEN_SHIFT 8
  255. #define MVNETA_TX_L4_UDP BIT(16)
  256. #define MVNETA_TX_L3_IP6 BIT(17)
  257. #define MVNETA_TXD_IP_CSUM BIT(18)
  258. #define MVNETA_TXD_Z_PAD BIT(19)
  259. #define MVNETA_TXD_L_DESC BIT(20)
  260. #define MVNETA_TXD_F_DESC BIT(21)
  261. #define MVNETA_TXD_FLZ_DESC (MVNETA_TXD_Z_PAD | \
  262. MVNETA_TXD_L_DESC | \
  263. MVNETA_TXD_F_DESC)
  264. #define MVNETA_TX_L4_CSUM_FULL BIT(30)
  265. #define MVNETA_TX_L4_CSUM_NOT BIT(31)
  266. #define MVNETA_RXD_ERR_CRC 0x0
  267. #define MVNETA_RXD_ERR_SUMMARY BIT(16)
  268. #define MVNETA_RXD_ERR_OVERRUN BIT(17)
  269. #define MVNETA_RXD_ERR_LEN BIT(18)
  270. #define MVNETA_RXD_ERR_RESOURCE (BIT(17) | BIT(18))
  271. #define MVNETA_RXD_ERR_CODE_MASK (BIT(17) | BIT(18))
  272. #define MVNETA_RXD_L3_IP4 BIT(25)
  273. #define MVNETA_RXD_FIRST_LAST_DESC (BIT(26) | BIT(27))
  274. #define MVNETA_RXD_L4_CSUM_OK BIT(30)
  275. struct mvneta_tx_desc {
  276. u32 command; /* Options used by HW for packet transmitting.*/
  277. u16 reserverd1; /* csum_l4 (for future use) */
  278. u16 data_size; /* Data size of transmitted packet in bytes */
  279. u32 buf_phys_addr; /* Physical addr of transmitted buffer */
  280. u32 reserved2; /* hw_cmd - (for future use, PMT) */
  281. u32 reserved3[4]; /* Reserved - (for future use) */
  282. };
  283. struct mvneta_rx_desc {
  284. u32 status; /* Info about received packet */
  285. u16 reserved1; /* pnc_info - (for future use, PnC) */
  286. u16 data_size; /* Size of received packet in bytes */
  287. u32 buf_phys_addr; /* Physical address of the buffer */
  288. u32 reserved2; /* pnc_flow_id (for future use, PnC) */
  289. u32 buf_cookie; /* cookie for access to RX buffer in rx path */
  290. u16 reserved3; /* prefetch_cmd, for future use */
  291. u16 reserved4; /* csum_l4 - (for future use, PnC) */
  292. u32 reserved5; /* pnc_extra PnC (for future use, PnC) */
  293. u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */
  294. };
  295. struct mvneta_tx_queue {
  296. /* Number of this TX queue, in the range 0-7 */
  297. u8 id;
  298. /* Number of TX DMA descriptors in the descriptor ring */
  299. int size;
  300. /* Index of last TX DMA descriptor that was inserted */
  301. int txq_put_index;
  302. /* Index of the TX DMA descriptor to be cleaned up */
  303. int txq_get_index;
  304. /* Virtual address of the TX DMA descriptors array */
  305. struct mvneta_tx_desc *descs;
  306. /* DMA address of the TX DMA descriptors array */
  307. dma_addr_t descs_phys;
  308. /* Index of the last TX DMA descriptor */
  309. int last_desc;
  310. /* Index of the next TX DMA descriptor to process */
  311. int next_desc_to_proc;
  312. };
  313. struct mvneta_rx_queue {
  314. /* rx queue number, in the range 0-7 */
  315. u8 id;
  316. /* num of rx descriptors in the rx descriptor ring */
  317. int size;
  318. /* Virtual address of the RX DMA descriptors array */
  319. struct mvneta_rx_desc *descs;
  320. /* DMA address of the RX DMA descriptors array */
  321. dma_addr_t descs_phys;
  322. /* Index of the last RX DMA descriptor */
  323. int last_desc;
  324. /* Index of the next RX DMA descriptor to process */
  325. int next_desc_to_proc;
  326. };
  327. /* U-Boot doesn't use the queues, so set the number to 1 */
  328. static int rxq_number = 1;
  329. static int txq_number = 1;
  330. static int rxq_def;
  331. struct buffer_location {
  332. struct mvneta_tx_desc *tx_descs;
  333. struct mvneta_rx_desc *rx_descs;
  334. u32 rx_buffers;
  335. };
  336. /*
  337. * All 4 interfaces use the same global buffer, since only one interface
  338. * can be enabled at once
  339. */
  340. static struct buffer_location buffer_loc;
  341. /*
  342. * Page table entries are set to 1MB, or multiples of 1MB
  343. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  344. */
  345. #define BD_SPACE (1 << 20)
  346. /* Utility/helper methods */
  347. /* Write helper method */
  348. static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
  349. {
  350. writel(data, pp->base + offset);
  351. }
  352. /* Read helper method */
  353. static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
  354. {
  355. return readl(pp->base + offset);
  356. }
  357. /* Clear all MIB counters */
  358. static void mvneta_mib_counters_clear(struct mvneta_port *pp)
  359. {
  360. int i;
  361. /* Perform dummy reads from MIB counters */
  362. for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
  363. mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
  364. }
  365. /* Rx descriptors helper methods */
  366. /* Checks whether the RX descriptor having this status is both the first
  367. * and the last descriptor for the RX packet. Each RX packet is currently
  368. * received through a single RX descriptor, so not having each RX
  369. * descriptor with its first and last bits set is an error
  370. */
  371. static int mvneta_rxq_desc_is_first_last(u32 status)
  372. {
  373. return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
  374. MVNETA_RXD_FIRST_LAST_DESC;
  375. }
  376. /* Add number of descriptors ready to receive new packets */
  377. static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
  378. struct mvneta_rx_queue *rxq,
  379. int ndescs)
  380. {
  381. /* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
  382. * be added at once
  383. */
  384. while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
  385. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
  386. (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
  387. MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
  388. ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
  389. }
  390. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
  391. (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
  392. }
  393. /* Get number of RX descriptors occupied by received packets */
  394. static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
  395. struct mvneta_rx_queue *rxq)
  396. {
  397. u32 val;
  398. val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
  399. return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
  400. }
  401. /* Update num of rx desc called upon return from rx path or
  402. * from mvneta_rxq_drop_pkts().
  403. */
  404. static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
  405. struct mvneta_rx_queue *rxq,
  406. int rx_done, int rx_filled)
  407. {
  408. u32 val;
  409. if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
  410. val = rx_done |
  411. (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
  412. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
  413. return;
  414. }
  415. /* Only 255 descriptors can be added at once */
  416. while ((rx_done > 0) || (rx_filled > 0)) {
  417. if (rx_done <= 0xff) {
  418. val = rx_done;
  419. rx_done = 0;
  420. } else {
  421. val = 0xff;
  422. rx_done -= 0xff;
  423. }
  424. if (rx_filled <= 0xff) {
  425. val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
  426. rx_filled = 0;
  427. } else {
  428. val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
  429. rx_filled -= 0xff;
  430. }
  431. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
  432. }
  433. }
  434. /* Get pointer to next RX descriptor to be processed by SW */
  435. static struct mvneta_rx_desc *
  436. mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
  437. {
  438. int rx_desc = rxq->next_desc_to_proc;
  439. rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
  440. return rxq->descs + rx_desc;
  441. }
  442. /* Tx descriptors helper methods */
  443. /* Update HW with number of TX descriptors to be sent */
  444. static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
  445. struct mvneta_tx_queue *txq,
  446. int pend_desc)
  447. {
  448. u32 val;
  449. /* Only 255 descriptors can be added at once ; Assume caller
  450. * process TX desriptors in quanta less than 256
  451. */
  452. val = pend_desc;
  453. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  454. }
  455. /* Get pointer to next TX descriptor to be processed (send) by HW */
  456. static struct mvneta_tx_desc *
  457. mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
  458. {
  459. int tx_desc = txq->next_desc_to_proc;
  460. txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
  461. return txq->descs + tx_desc;
  462. }
  463. /* Set rxq buf size */
  464. static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
  465. struct mvneta_rx_queue *rxq,
  466. int buf_size)
  467. {
  468. u32 val;
  469. val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
  470. val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
  471. val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
  472. mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
  473. }
  474. /* Start the Ethernet port RX and TX activity */
  475. static void mvneta_port_up(struct mvneta_port *pp)
  476. {
  477. int queue;
  478. u32 q_map;
  479. /* Enable all initialized TXs. */
  480. mvneta_mib_counters_clear(pp);
  481. q_map = 0;
  482. for (queue = 0; queue < txq_number; queue++) {
  483. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  484. if (txq->descs != NULL)
  485. q_map |= (1 << queue);
  486. }
  487. mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
  488. /* Enable all initialized RXQs. */
  489. q_map = 0;
  490. for (queue = 0; queue < rxq_number; queue++) {
  491. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  492. if (rxq->descs != NULL)
  493. q_map |= (1 << queue);
  494. }
  495. mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
  496. }
  497. /* Stop the Ethernet port activity */
  498. static void mvneta_port_down(struct mvneta_port *pp)
  499. {
  500. u32 val;
  501. int count;
  502. /* Stop Rx port activity. Check port Rx activity. */
  503. val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
  504. /* Issue stop command for active channels only */
  505. if (val != 0)
  506. mvreg_write(pp, MVNETA_RXQ_CMD,
  507. val << MVNETA_RXQ_DISABLE_SHIFT);
  508. /* Wait for all Rx activity to terminate. */
  509. count = 0;
  510. do {
  511. if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
  512. netdev_warn(pp->dev,
  513. "TIMEOUT for RX stopped ! rx_queue_cmd: 0x08%x\n",
  514. val);
  515. break;
  516. }
  517. mdelay(1);
  518. val = mvreg_read(pp, MVNETA_RXQ_CMD);
  519. } while (val & 0xff);
  520. /* Stop Tx port activity. Check port Tx activity. Issue stop
  521. * command for active channels only
  522. */
  523. val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
  524. if (val != 0)
  525. mvreg_write(pp, MVNETA_TXQ_CMD,
  526. (val << MVNETA_TXQ_DISABLE_SHIFT));
  527. /* Wait for all Tx activity to terminate. */
  528. count = 0;
  529. do {
  530. if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
  531. netdev_warn(pp->dev,
  532. "TIMEOUT for TX stopped status=0x%08x\n",
  533. val);
  534. break;
  535. }
  536. mdelay(1);
  537. /* Check TX Command reg that all Txqs are stopped */
  538. val = mvreg_read(pp, MVNETA_TXQ_CMD);
  539. } while (val & 0xff);
  540. /* Double check to verify that TX FIFO is empty */
  541. count = 0;
  542. do {
  543. if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
  544. netdev_warn(pp->dev,
  545. "TX FIFO empty timeout status=0x08%x\n",
  546. val);
  547. break;
  548. }
  549. mdelay(1);
  550. val = mvreg_read(pp, MVNETA_PORT_STATUS);
  551. } while (!(val & MVNETA_TX_FIFO_EMPTY) &&
  552. (val & MVNETA_TX_IN_PRGRS));
  553. udelay(200);
  554. }
  555. /* Enable the port by setting the port enable bit of the MAC control register */
  556. static void mvneta_port_enable(struct mvneta_port *pp)
  557. {
  558. u32 val;
  559. /* Enable port */
  560. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  561. val |= MVNETA_GMAC0_PORT_ENABLE;
  562. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  563. }
  564. /* Disable the port and wait for about 200 usec before retuning */
  565. static void mvneta_port_disable(struct mvneta_port *pp)
  566. {
  567. u32 val;
  568. /* Reset the Enable bit in the Serial Control Register */
  569. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  570. val &= ~MVNETA_GMAC0_PORT_ENABLE;
  571. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  572. udelay(200);
  573. }
  574. /* Multicast tables methods */
  575. /* Set all entries in Unicast MAC Table; queue==-1 means reject all */
  576. static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
  577. {
  578. int offset;
  579. u32 val;
  580. if (queue == -1) {
  581. val = 0;
  582. } else {
  583. val = 0x1 | (queue << 1);
  584. val |= (val << 24) | (val << 16) | (val << 8);
  585. }
  586. for (offset = 0; offset <= 0xc; offset += 4)
  587. mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
  588. }
  589. /* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
  590. static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
  591. {
  592. int offset;
  593. u32 val;
  594. if (queue == -1) {
  595. val = 0;
  596. } else {
  597. val = 0x1 | (queue << 1);
  598. val |= (val << 24) | (val << 16) | (val << 8);
  599. }
  600. for (offset = 0; offset <= 0xfc; offset += 4)
  601. mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
  602. }
  603. /* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
  604. static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
  605. {
  606. int offset;
  607. u32 val;
  608. if (queue == -1) {
  609. memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
  610. val = 0;
  611. } else {
  612. memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
  613. val = 0x1 | (queue << 1);
  614. val |= (val << 24) | (val << 16) | (val << 8);
  615. }
  616. for (offset = 0; offset <= 0xfc; offset += 4)
  617. mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
  618. }
  619. /* This method sets defaults to the NETA port:
  620. * Clears interrupt Cause and Mask registers.
  621. * Clears all MAC tables.
  622. * Sets defaults to all registers.
  623. * Resets RX and TX descriptor rings.
  624. * Resets PHY.
  625. * This method can be called after mvneta_port_down() to return the port
  626. * settings to defaults.
  627. */
  628. static void mvneta_defaults_set(struct mvneta_port *pp)
  629. {
  630. int cpu;
  631. int queue;
  632. u32 val;
  633. /* Clear all Cause registers */
  634. mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
  635. mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
  636. mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
  637. /* Mask all interrupts */
  638. mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
  639. mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
  640. mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
  641. mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
  642. /* Enable MBUS Retry bit16 */
  643. mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
  644. /* Set CPU queue access map - all CPUs have access to all RX
  645. * queues and to all TX queues
  646. */
  647. for (cpu = 0; cpu < CONFIG_NR_CPUS; cpu++)
  648. mvreg_write(pp, MVNETA_CPU_MAP(cpu),
  649. (MVNETA_CPU_RXQ_ACCESS_ALL_MASK |
  650. MVNETA_CPU_TXQ_ACCESS_ALL_MASK));
  651. /* Reset RX and TX DMAs */
  652. mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
  653. mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
  654. /* Disable Legacy WRR, Disable EJP, Release from reset */
  655. mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
  656. for (queue = 0; queue < txq_number; queue++) {
  657. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
  658. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
  659. }
  660. mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
  661. mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
  662. /* Set Port Acceleration Mode */
  663. val = MVNETA_ACC_MODE_EXT;
  664. mvreg_write(pp, MVNETA_ACC_MODE, val);
  665. /* Update val of portCfg register accordingly with all RxQueue types */
  666. val = MVNETA_PORT_CONFIG_DEFL_VALUE(rxq_def);
  667. mvreg_write(pp, MVNETA_PORT_CONFIG, val);
  668. val = 0;
  669. mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
  670. mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
  671. /* Build PORT_SDMA_CONFIG_REG */
  672. val = 0;
  673. /* Default burst size */
  674. val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
  675. val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
  676. val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
  677. /* Assign port SDMA configuration */
  678. mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
  679. /* Enable PHY polling in hardware for U-Boot */
  680. val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
  681. val |= MVNETA_PHY_POLLING_ENABLE;
  682. mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
  683. mvneta_set_ucast_table(pp, -1);
  684. mvneta_set_special_mcast_table(pp, -1);
  685. mvneta_set_other_mcast_table(pp, -1);
  686. }
  687. /* Set unicast address */
  688. static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
  689. int queue)
  690. {
  691. unsigned int unicast_reg;
  692. unsigned int tbl_offset;
  693. unsigned int reg_offset;
  694. /* Locate the Unicast table entry */
  695. last_nibble = (0xf & last_nibble);
  696. /* offset from unicast tbl base */
  697. tbl_offset = (last_nibble / 4) * 4;
  698. /* offset within the above reg */
  699. reg_offset = last_nibble % 4;
  700. unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
  701. if (queue == -1) {
  702. /* Clear accepts frame bit at specified unicast DA tbl entry */
  703. unicast_reg &= ~(0xff << (8 * reg_offset));
  704. } else {
  705. unicast_reg &= ~(0xff << (8 * reg_offset));
  706. unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
  707. }
  708. mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
  709. }
  710. /* Set mac address */
  711. static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
  712. int queue)
  713. {
  714. unsigned int mac_h;
  715. unsigned int mac_l;
  716. if (queue != -1) {
  717. mac_l = (addr[4] << 8) | (addr[5]);
  718. mac_h = (addr[0] << 24) | (addr[1] << 16) |
  719. (addr[2] << 8) | (addr[3] << 0);
  720. mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
  721. mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
  722. }
  723. /* Accept frames of this address */
  724. mvneta_set_ucast_addr(pp, addr[5], queue);
  725. }
  726. /* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
  727. static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
  728. u32 phys_addr, u32 cookie)
  729. {
  730. rx_desc->buf_cookie = cookie;
  731. rx_desc->buf_phys_addr = phys_addr;
  732. }
  733. /* Decrement sent descriptors counter */
  734. static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
  735. struct mvneta_tx_queue *txq,
  736. int sent_desc)
  737. {
  738. u32 val;
  739. /* Only 255 TX descriptors can be updated at once */
  740. while (sent_desc > 0xff) {
  741. val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
  742. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  743. sent_desc = sent_desc - 0xff;
  744. }
  745. val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
  746. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  747. }
  748. /* Get number of TX descriptors already sent by HW */
  749. static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
  750. struct mvneta_tx_queue *txq)
  751. {
  752. u32 val;
  753. int sent_desc;
  754. val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
  755. sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
  756. MVNETA_TXQ_SENT_DESC_SHIFT;
  757. return sent_desc;
  758. }
  759. /* Display more error info */
  760. static void mvneta_rx_error(struct mvneta_port *pp,
  761. struct mvneta_rx_desc *rx_desc)
  762. {
  763. u32 status = rx_desc->status;
  764. if (!mvneta_rxq_desc_is_first_last(status)) {
  765. netdev_err(pp->dev,
  766. "bad rx status %08x (buffer oversize), size=%d\n",
  767. status, rx_desc->data_size);
  768. return;
  769. }
  770. switch (status & MVNETA_RXD_ERR_CODE_MASK) {
  771. case MVNETA_RXD_ERR_CRC:
  772. netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
  773. status, rx_desc->data_size);
  774. break;
  775. case MVNETA_RXD_ERR_OVERRUN:
  776. netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
  777. status, rx_desc->data_size);
  778. break;
  779. case MVNETA_RXD_ERR_LEN:
  780. netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
  781. status, rx_desc->data_size);
  782. break;
  783. case MVNETA_RXD_ERR_RESOURCE:
  784. netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
  785. status, rx_desc->data_size);
  786. break;
  787. }
  788. }
  789. static struct mvneta_rx_queue *mvneta_rxq_handle_get(struct mvneta_port *pp,
  790. int rxq)
  791. {
  792. return &pp->rxqs[rxq];
  793. }
  794. /* Drop packets received by the RXQ and free buffers */
  795. static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
  796. struct mvneta_rx_queue *rxq)
  797. {
  798. int rx_done;
  799. rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
  800. if (rx_done)
  801. mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
  802. }
  803. /* Handle rxq fill: allocates rxq skbs; called when initializing a port */
  804. static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
  805. int num)
  806. {
  807. int i;
  808. for (i = 0; i < num; i++) {
  809. u32 addr;
  810. /* U-Boot special: Fill in the rx buffer addresses */
  811. addr = buffer_loc.rx_buffers + (i * RX_BUFFER_SIZE);
  812. mvneta_rx_desc_fill(rxq->descs + i, addr, addr);
  813. }
  814. /* Add this number of RX descriptors as non occupied (ready to
  815. * get packets)
  816. */
  817. mvneta_rxq_non_occup_desc_add(pp, rxq, i);
  818. return 0;
  819. }
  820. /* Rx/Tx queue initialization/cleanup methods */
  821. /* Create a specified RX queue */
  822. static int mvneta_rxq_init(struct mvneta_port *pp,
  823. struct mvneta_rx_queue *rxq)
  824. {
  825. rxq->size = pp->rx_ring_size;
  826. /* Allocate memory for RX descriptors */
  827. rxq->descs_phys = (dma_addr_t)rxq->descs;
  828. if (rxq->descs == NULL)
  829. return -ENOMEM;
  830. rxq->last_desc = rxq->size - 1;
  831. /* Set Rx descriptors queue starting address */
  832. mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
  833. mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
  834. /* Fill RXQ with buffers from RX pool */
  835. mvneta_rxq_buf_size_set(pp, rxq, RX_BUFFER_SIZE);
  836. mvneta_rxq_fill(pp, rxq, rxq->size);
  837. return 0;
  838. }
  839. /* Cleanup Rx queue */
  840. static void mvneta_rxq_deinit(struct mvneta_port *pp,
  841. struct mvneta_rx_queue *rxq)
  842. {
  843. mvneta_rxq_drop_pkts(pp, rxq);
  844. rxq->descs = NULL;
  845. rxq->last_desc = 0;
  846. rxq->next_desc_to_proc = 0;
  847. rxq->descs_phys = 0;
  848. }
  849. /* Create and initialize a tx queue */
  850. static int mvneta_txq_init(struct mvneta_port *pp,
  851. struct mvneta_tx_queue *txq)
  852. {
  853. txq->size = pp->tx_ring_size;
  854. /* Allocate memory for TX descriptors */
  855. txq->descs_phys = (u32)txq->descs;
  856. if (txq->descs == NULL)
  857. return -ENOMEM;
  858. txq->last_desc = txq->size - 1;
  859. /* Set maximum bandwidth for enabled TXQs */
  860. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
  861. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
  862. /* Set Tx descriptors queue starting address */
  863. mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
  864. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
  865. return 0;
  866. }
  867. /* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
  868. static void mvneta_txq_deinit(struct mvneta_port *pp,
  869. struct mvneta_tx_queue *txq)
  870. {
  871. txq->descs = NULL;
  872. txq->last_desc = 0;
  873. txq->next_desc_to_proc = 0;
  874. txq->descs_phys = 0;
  875. /* Set minimum bandwidth for disabled TXQs */
  876. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
  877. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
  878. /* Set Tx descriptors queue starting address and size */
  879. mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
  880. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
  881. }
  882. /* Cleanup all Tx queues */
  883. static void mvneta_cleanup_txqs(struct mvneta_port *pp)
  884. {
  885. int queue;
  886. for (queue = 0; queue < txq_number; queue++)
  887. mvneta_txq_deinit(pp, &pp->txqs[queue]);
  888. }
  889. /* Cleanup all Rx queues */
  890. static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
  891. {
  892. int queue;
  893. for (queue = 0; queue < rxq_number; queue++)
  894. mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
  895. }
  896. /* Init all Rx queues */
  897. static int mvneta_setup_rxqs(struct mvneta_port *pp)
  898. {
  899. int queue;
  900. for (queue = 0; queue < rxq_number; queue++) {
  901. int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
  902. if (err) {
  903. netdev_err(pp->dev, "%s: can't create rxq=%d\n",
  904. __func__, queue);
  905. mvneta_cleanup_rxqs(pp);
  906. return err;
  907. }
  908. }
  909. return 0;
  910. }
  911. /* Init all tx queues */
  912. static int mvneta_setup_txqs(struct mvneta_port *pp)
  913. {
  914. int queue;
  915. for (queue = 0; queue < txq_number; queue++) {
  916. int err = mvneta_txq_init(pp, &pp->txqs[queue]);
  917. if (err) {
  918. netdev_err(pp->dev, "%s: can't create txq=%d\n",
  919. __func__, queue);
  920. mvneta_cleanup_txqs(pp);
  921. return err;
  922. }
  923. }
  924. return 0;
  925. }
  926. static void mvneta_start_dev(struct mvneta_port *pp)
  927. {
  928. /* start the Rx/Tx activity */
  929. mvneta_port_enable(pp);
  930. }
  931. static void mvneta_adjust_link(struct eth_device *dev)
  932. {
  933. struct mvneta_port *pp = dev->priv;
  934. struct phy_device *phydev = pp->phydev;
  935. int status_change = 0;
  936. if (phydev->link) {
  937. if ((pp->speed != phydev->speed) ||
  938. (pp->duplex != phydev->duplex)) {
  939. u32 val;
  940. val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
  941. val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED |
  942. MVNETA_GMAC_CONFIG_GMII_SPEED |
  943. MVNETA_GMAC_CONFIG_FULL_DUPLEX |
  944. MVNETA_GMAC_AN_SPEED_EN |
  945. MVNETA_GMAC_AN_DUPLEX_EN);
  946. if (phydev->duplex)
  947. val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
  948. if (phydev->speed == SPEED_1000)
  949. val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
  950. else
  951. val |= MVNETA_GMAC_CONFIG_MII_SPEED;
  952. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  953. pp->duplex = phydev->duplex;
  954. pp->speed = phydev->speed;
  955. }
  956. }
  957. if (phydev->link != pp->link) {
  958. if (!phydev->link) {
  959. pp->duplex = -1;
  960. pp->speed = 0;
  961. }
  962. pp->link = phydev->link;
  963. status_change = 1;
  964. }
  965. if (status_change) {
  966. if (phydev->link) {
  967. u32 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
  968. val |= (MVNETA_GMAC_FORCE_LINK_PASS |
  969. MVNETA_GMAC_FORCE_LINK_DOWN);
  970. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  971. mvneta_port_up(pp);
  972. } else {
  973. mvneta_port_down(pp);
  974. }
  975. }
  976. }
  977. static int mvneta_open(struct eth_device *dev)
  978. {
  979. struct mvneta_port *pp = dev->priv;
  980. int ret;
  981. ret = mvneta_setup_rxqs(pp);
  982. if (ret)
  983. return ret;
  984. ret = mvneta_setup_txqs(pp);
  985. if (ret)
  986. return ret;
  987. mvneta_adjust_link(dev);
  988. mvneta_start_dev(pp);
  989. return 0;
  990. }
  991. /* Initialize hw */
  992. static int mvneta_init(struct mvneta_port *pp)
  993. {
  994. int queue;
  995. /* Disable port */
  996. mvneta_port_disable(pp);
  997. /* Set port default values */
  998. mvneta_defaults_set(pp);
  999. pp->txqs = kzalloc(txq_number * sizeof(struct mvneta_tx_queue),
  1000. GFP_KERNEL);
  1001. if (!pp->txqs)
  1002. return -ENOMEM;
  1003. /* U-Boot special: use preallocated area */
  1004. pp->txqs[0].descs = buffer_loc.tx_descs;
  1005. /* Initialize TX descriptor rings */
  1006. for (queue = 0; queue < txq_number; queue++) {
  1007. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  1008. txq->id = queue;
  1009. txq->size = pp->tx_ring_size;
  1010. }
  1011. pp->rxqs = kzalloc(rxq_number * sizeof(struct mvneta_rx_queue),
  1012. GFP_KERNEL);
  1013. if (!pp->rxqs) {
  1014. kfree(pp->txqs);
  1015. return -ENOMEM;
  1016. }
  1017. /* U-Boot special: use preallocated area */
  1018. pp->rxqs[0].descs = buffer_loc.rx_descs;
  1019. /* Create Rx descriptor rings */
  1020. for (queue = 0; queue < rxq_number; queue++) {
  1021. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  1022. rxq->id = queue;
  1023. rxq->size = pp->rx_ring_size;
  1024. }
  1025. return 0;
  1026. }
  1027. /* platform glue : initialize decoding windows */
  1028. static void mvneta_conf_mbus_windows(struct mvneta_port *pp)
  1029. {
  1030. const struct mbus_dram_target_info *dram;
  1031. u32 win_enable;
  1032. u32 win_protect;
  1033. int i;
  1034. dram = mvebu_mbus_dram_info();
  1035. for (i = 0; i < 6; i++) {
  1036. mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
  1037. mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
  1038. if (i < 4)
  1039. mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
  1040. }
  1041. win_enable = 0x3f;
  1042. win_protect = 0;
  1043. for (i = 0; i < dram->num_cs; i++) {
  1044. const struct mbus_dram_window *cs = dram->cs + i;
  1045. mvreg_write(pp, MVNETA_WIN_BASE(i), (cs->base & 0xffff0000) |
  1046. (cs->mbus_attr << 8) | dram->mbus_dram_target_id);
  1047. mvreg_write(pp, MVNETA_WIN_SIZE(i),
  1048. (cs->size - 1) & 0xffff0000);
  1049. win_enable &= ~(1 << i);
  1050. win_protect |= 3 << (2 * i);
  1051. }
  1052. mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
  1053. }
  1054. /* Power up the port */
  1055. static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
  1056. {
  1057. u32 ctrl;
  1058. /* MAC Cause register should be cleared */
  1059. mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
  1060. ctrl = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
  1061. /* Even though it might look weird, when we're configured in
  1062. * SGMII or QSGMII mode, the RGMII bit needs to be set.
  1063. */
  1064. switch (phy_mode) {
  1065. case PHY_INTERFACE_MODE_QSGMII:
  1066. mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_QSGMII_SERDES_PROTO);
  1067. ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
  1068. break;
  1069. case PHY_INTERFACE_MODE_SGMII:
  1070. mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_SGMII_SERDES_PROTO);
  1071. ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
  1072. break;
  1073. case PHY_INTERFACE_MODE_RGMII:
  1074. case PHY_INTERFACE_MODE_RGMII_ID:
  1075. ctrl |= MVNETA_GMAC2_PORT_RGMII;
  1076. break;
  1077. default:
  1078. return -EINVAL;
  1079. }
  1080. /* Cancel Port Reset */
  1081. ctrl &= ~MVNETA_GMAC2_PORT_RESET;
  1082. mvreg_write(pp, MVNETA_GMAC_CTRL_2, ctrl);
  1083. while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
  1084. MVNETA_GMAC2_PORT_RESET) != 0)
  1085. continue;
  1086. return 0;
  1087. }
  1088. /* Device initialization routine */
  1089. static int mvneta_probe(struct eth_device *dev)
  1090. {
  1091. struct mvneta_port *pp = dev->priv;
  1092. int err;
  1093. pp->tx_ring_size = MVNETA_MAX_TXD;
  1094. pp->rx_ring_size = MVNETA_MAX_RXD;
  1095. err = mvneta_init(pp);
  1096. if (err < 0) {
  1097. dev_err(&pdev->dev, "can't init eth hal\n");
  1098. return err;
  1099. }
  1100. mvneta_conf_mbus_windows(pp);
  1101. mvneta_mac_addr_set(pp, dev->enetaddr, rxq_def);
  1102. err = mvneta_port_power_up(pp, pp->phy_interface);
  1103. if (err < 0) {
  1104. dev_err(&pdev->dev, "can't power up port\n");
  1105. return err;
  1106. }
  1107. /* Call open() now as it needs to be done before runing send() */
  1108. mvneta_open(dev);
  1109. return 0;
  1110. }
  1111. /* U-Boot only functions follow here */
  1112. /* SMI / MDIO functions */
  1113. static int smi_wait_ready(struct mvneta_port *pp)
  1114. {
  1115. u32 timeout = MVNETA_SMI_TIMEOUT;
  1116. u32 smi_reg;
  1117. /* wait till the SMI is not busy */
  1118. do {
  1119. /* read smi register */
  1120. smi_reg = mvreg_read(pp, MVNETA_SMI);
  1121. if (timeout-- == 0) {
  1122. printf("Error: SMI busy timeout\n");
  1123. return -EFAULT;
  1124. }
  1125. } while (smi_reg & MVNETA_SMI_BUSY);
  1126. return 0;
  1127. }
  1128. /*
  1129. * smi_reg_read - miiphy_read callback function.
  1130. *
  1131. * Returns 16bit phy register value, or 0xffff on error
  1132. */
  1133. static int smi_reg_read(const char *devname, u8 phy_adr, u8 reg_ofs, u16 *data)
  1134. {
  1135. struct eth_device *dev = eth_get_dev_by_name(devname);
  1136. struct mvneta_port *pp = dev->priv;
  1137. u32 smi_reg;
  1138. u32 timeout;
  1139. /* check parameters */
  1140. if (phy_adr > MVNETA_PHY_ADDR_MASK) {
  1141. printf("Error: Invalid PHY address %d\n", phy_adr);
  1142. return -EFAULT;
  1143. }
  1144. if (reg_ofs > MVNETA_PHY_REG_MASK) {
  1145. printf("Err: Invalid register offset %d\n", reg_ofs);
  1146. return -EFAULT;
  1147. }
  1148. /* wait till the SMI is not busy */
  1149. if (smi_wait_ready(pp) < 0)
  1150. return -EFAULT;
  1151. /* fill the phy address and regiser offset and read opcode */
  1152. smi_reg = (phy_adr << MVNETA_SMI_DEV_ADDR_OFFS)
  1153. | (reg_ofs << MVNETA_SMI_REG_ADDR_OFFS)
  1154. | MVNETA_SMI_OPCODE_READ;
  1155. /* write the smi register */
  1156. mvreg_write(pp, MVNETA_SMI, smi_reg);
  1157. /*wait till read value is ready */
  1158. timeout = MVNETA_SMI_TIMEOUT;
  1159. do {
  1160. /* read smi register */
  1161. smi_reg = mvreg_read(pp, MVNETA_SMI);
  1162. if (timeout-- == 0) {
  1163. printf("Err: SMI read ready timeout\n");
  1164. return -EFAULT;
  1165. }
  1166. } while (!(smi_reg & MVNETA_SMI_READ_VALID));
  1167. /* Wait for the data to update in the SMI register */
  1168. for (timeout = 0; timeout < MVNETA_SMI_TIMEOUT; timeout++)
  1169. ;
  1170. *data = (u16)(mvreg_read(pp, MVNETA_SMI) & MVNETA_SMI_DATA_MASK);
  1171. return 0;
  1172. }
  1173. /*
  1174. * smi_reg_write - imiiphy_write callback function.
  1175. *
  1176. * Returns 0 if write succeed, -EINVAL on bad parameters
  1177. * -ETIME on timeout
  1178. */
  1179. static int smi_reg_write(const char *devname, u8 phy_adr, u8 reg_ofs, u16 data)
  1180. {
  1181. struct eth_device *dev = eth_get_dev_by_name(devname);
  1182. struct mvneta_port *pp = dev->priv;
  1183. u32 smi_reg;
  1184. /* check parameters */
  1185. if (phy_adr > MVNETA_PHY_ADDR_MASK) {
  1186. printf("Error: Invalid PHY address %d\n", phy_adr);
  1187. return -EFAULT;
  1188. }
  1189. if (reg_ofs > MVNETA_PHY_REG_MASK) {
  1190. printf("Err: Invalid register offset %d\n", reg_ofs);
  1191. return -EFAULT;
  1192. }
  1193. /* wait till the SMI is not busy */
  1194. if (smi_wait_ready(pp) < 0)
  1195. return -EFAULT;
  1196. /* fill the phy addr and reg offset and write opcode and data */
  1197. smi_reg = (data << MVNETA_SMI_DATA_OFFS);
  1198. smi_reg |= (phy_adr << MVNETA_SMI_DEV_ADDR_OFFS)
  1199. | (reg_ofs << MVNETA_SMI_REG_ADDR_OFFS);
  1200. smi_reg &= ~MVNETA_SMI_OPCODE_READ;
  1201. /* write the smi register */
  1202. mvreg_write(pp, MVNETA_SMI, smi_reg);
  1203. return 0;
  1204. }
  1205. static int mvneta_init_u_boot(struct eth_device *dev, bd_t *bis)
  1206. {
  1207. struct mvneta_port *pp = dev->priv;
  1208. struct phy_device *phydev;
  1209. mvneta_port_power_up(pp, pp->phy_interface);
  1210. if (!pp->init || pp->link == 0) {
  1211. /* Set phy address of the port */
  1212. mvreg_write(pp, MVNETA_PHY_ADDR, pp->phyaddr);
  1213. phydev = phy_connect(pp->bus, pp->phyaddr, dev,
  1214. pp->phy_interface);
  1215. pp->phydev = phydev;
  1216. phy_config(phydev);
  1217. phy_startup(phydev);
  1218. if (!phydev->link) {
  1219. printf("%s: No link.\n", phydev->dev->name);
  1220. return -1;
  1221. }
  1222. /* Full init on first call */
  1223. mvneta_probe(dev);
  1224. pp->init = 1;
  1225. } else {
  1226. /* Upon all following calls, this is enough */
  1227. mvneta_port_up(pp);
  1228. mvneta_port_enable(pp);
  1229. }
  1230. return 0;
  1231. }
  1232. static int mvneta_send(struct eth_device *dev, void *ptr, int len)
  1233. {
  1234. struct mvneta_port *pp = dev->priv;
  1235. struct mvneta_tx_queue *txq = &pp->txqs[0];
  1236. struct mvneta_tx_desc *tx_desc;
  1237. int sent_desc;
  1238. u32 timeout = 0;
  1239. /* Get a descriptor for the first part of the packet */
  1240. tx_desc = mvneta_txq_next_desc_get(txq);
  1241. tx_desc->buf_phys_addr = (u32)ptr;
  1242. tx_desc->data_size = len;
  1243. flush_dcache_range((u32)ptr, (u32)ptr + len);
  1244. /* First and Last descriptor */
  1245. tx_desc->command = MVNETA_TX_L4_CSUM_NOT | MVNETA_TXD_FLZ_DESC;
  1246. mvneta_txq_pend_desc_add(pp, txq, 1);
  1247. /* Wait for packet to be sent (queue might help with speed here) */
  1248. sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
  1249. while (!sent_desc) {
  1250. if (timeout++ > 10000) {
  1251. printf("timeout: packet not sent\n");
  1252. return -1;
  1253. }
  1254. sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
  1255. }
  1256. /* txDone has increased - hw sent packet */
  1257. mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
  1258. return 0;
  1259. return 0;
  1260. }
  1261. static int mvneta_recv(struct eth_device *dev)
  1262. {
  1263. struct mvneta_port *pp = dev->priv;
  1264. int rx_done;
  1265. int packets_done;
  1266. struct mvneta_rx_queue *rxq;
  1267. /* get rx queue */
  1268. rxq = mvneta_rxq_handle_get(pp, rxq_def);
  1269. rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
  1270. packets_done = rx_done;
  1271. while (packets_done--) {
  1272. struct mvneta_rx_desc *rx_desc;
  1273. unsigned char *data;
  1274. u32 rx_status;
  1275. int rx_bytes;
  1276. /*
  1277. * No cache invalidation needed here, since the desc's are
  1278. * located in a uncached memory region
  1279. */
  1280. rx_desc = mvneta_rxq_next_desc_get(rxq);
  1281. rx_status = rx_desc->status;
  1282. if (!mvneta_rxq_desc_is_first_last(rx_status) ||
  1283. (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
  1284. mvneta_rx_error(pp, rx_desc);
  1285. /* leave the descriptor untouched */
  1286. continue;
  1287. }
  1288. /* 2 bytes for marvell header. 4 bytes for crc */
  1289. rx_bytes = rx_desc->data_size - 6;
  1290. /* give packet to stack - skip on first 2 bytes */
  1291. data = (u8 *)rx_desc->buf_cookie + 2;
  1292. /*
  1293. * No cache invalidation needed here, since the rx_buffer's are
  1294. * located in a uncached memory region
  1295. */
  1296. NetReceive(data, rx_bytes);
  1297. }
  1298. /* Update rxq management counters */
  1299. if (rx_done)
  1300. mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
  1301. return 0;
  1302. }
  1303. static void mvneta_halt(struct eth_device *dev)
  1304. {
  1305. struct mvneta_port *pp = dev->priv;
  1306. mvneta_port_down(pp);
  1307. mvneta_port_disable(pp);
  1308. }
  1309. int mvneta_initialize(bd_t *bis, int base_addr, int devnum, int phy_addr)
  1310. {
  1311. struct eth_device *dev;
  1312. struct mvneta_port *pp;
  1313. void *bd_space;
  1314. dev = calloc(1, sizeof(*dev));
  1315. if (dev == NULL)
  1316. return -ENOMEM;
  1317. pp = calloc(1, sizeof(*pp));
  1318. if (pp == NULL)
  1319. return -ENOMEM;
  1320. dev->priv = pp;
  1321. /*
  1322. * Allocate buffer area for descs and rx_buffers. This is only
  1323. * done once for all interfaces. As only one interface can
  1324. * be active. Make this area DMA save by disabling the D-cache
  1325. */
  1326. if (!buffer_loc.tx_descs) {
  1327. /* Align buffer area for descs and rx_buffers to 1MiB */
  1328. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  1329. mmu_set_region_dcache_behaviour((u32)bd_space, BD_SPACE,
  1330. DCACHE_OFF);
  1331. buffer_loc.tx_descs = (struct mvneta_tx_desc *)bd_space;
  1332. buffer_loc.rx_descs = (struct mvneta_rx_desc *)
  1333. ((u32)bd_space +
  1334. MVNETA_MAX_TXD * sizeof(struct mvneta_tx_desc));
  1335. buffer_loc.rx_buffers = (u32)
  1336. (bd_space +
  1337. MVNETA_MAX_TXD * sizeof(struct mvneta_tx_desc) +
  1338. MVNETA_MAX_RXD * sizeof(struct mvneta_rx_desc));
  1339. }
  1340. sprintf(dev->name, "neta%d", devnum);
  1341. pp->base = (void __iomem *)base_addr;
  1342. dev->iobase = base_addr;
  1343. dev->init = mvneta_init_u_boot;
  1344. dev->halt = mvneta_halt;
  1345. dev->send = mvneta_send;
  1346. dev->recv = mvneta_recv;
  1347. dev->write_hwaddr = NULL;
  1348. /*
  1349. * The PHY interface type is configured via the
  1350. * board specific CONFIG_SYS_NETA_INTERFACE_TYPE
  1351. * define.
  1352. */
  1353. pp->phy_interface = CONFIG_SYS_NETA_INTERFACE_TYPE;
  1354. eth_register(dev);
  1355. pp->phyaddr = phy_addr;
  1356. miiphy_register(dev->name, smi_reg_read, smi_reg_write);
  1357. pp->bus = miiphy_get_dev_by_name(dev->name);
  1358. return 1;
  1359. }