grf_rk3288.h 19 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. * Copyright 2014 Rockchip Inc.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0
  6. */
  7. #ifndef _ASM_ARCH_GRF_RK3288_H
  8. #define _ASM_ARCH_GRF_RK3288_H
  9. struct rk3288_grf_gpio_lh {
  10. u32 l;
  11. u32 h;
  12. };
  13. struct rk3288_grf {
  14. u32 reserved[3];
  15. u32 gpio1d_iomux;
  16. u32 gpio2a_iomux;
  17. u32 gpio2b_iomux;
  18. u32 gpio2c_iomux;
  19. u32 reserved2;
  20. u32 gpio3a_iomux;
  21. u32 gpio3b_iomux;
  22. u32 gpio3c_iomux;
  23. u32 gpio3dl_iomux;
  24. u32 gpio3dh_iomux;
  25. u32 gpio4al_iomux;
  26. u32 gpio4ah_iomux;
  27. u32 gpio4bl_iomux;
  28. u32 reserved3;
  29. u32 gpio4c_iomux;
  30. u32 gpio4d_iomux;
  31. u32 reserved4;
  32. u32 gpio5b_iomux;
  33. u32 gpio5c_iomux;
  34. u32 reserved5;
  35. u32 gpio6a_iomux;
  36. u32 gpio6b_iomux;
  37. u32 gpio6c_iomux;
  38. u32 reserved6;
  39. u32 gpio7a_iomux;
  40. u32 gpio7b_iomux;
  41. u32 gpio7cl_iomux;
  42. u32 gpio7ch_iomux;
  43. u32 reserved7;
  44. u32 gpio8a_iomux;
  45. u32 gpio8b_iomux;
  46. u32 reserved8[30];
  47. struct rk3288_grf_gpio_lh gpio_sr[8];
  48. u32 gpio1_p[8][4];
  49. u32 gpio1_e[8][4];
  50. u32 gpio_smt;
  51. u32 soc_con0;
  52. u32 soc_con1;
  53. u32 soc_con2;
  54. u32 soc_con3;
  55. u32 soc_con4;
  56. u32 soc_con5;
  57. u32 soc_con6;
  58. u32 soc_con7;
  59. u32 soc_con8;
  60. u32 soc_con9;
  61. u32 soc_con10;
  62. u32 soc_con11;
  63. u32 soc_con12;
  64. u32 soc_con13;
  65. u32 soc_con14;
  66. u32 soc_status[22];
  67. u32 reserved9[2];
  68. u32 peridmac_con[4];
  69. u32 ddrc0_con0;
  70. u32 ddrc1_con0;
  71. u32 cpu_con[5];
  72. u32 reserved10[3];
  73. u32 cpu_status0;
  74. u32 reserved11;
  75. u32 uoc0_con[5];
  76. u32 uoc1_con[5];
  77. u32 uoc2_con[4];
  78. u32 uoc3_con[2];
  79. u32 uoc4_con[2];
  80. u32 pvtm_con[3];
  81. u32 pvtm_status[3];
  82. u32 io_vsel;
  83. u32 saradc_testbit;
  84. u32 tsadc_testbit_l;
  85. u32 tsadc_testbit_h;
  86. u32 os_reg[4];
  87. u32 reserved12;
  88. u32 soc_con15;
  89. u32 soc_con16;
  90. };
  91. struct rk3288_sgrf {
  92. u32 soc_con0;
  93. u32 soc_con1;
  94. u32 soc_con2;
  95. u32 soc_con3;
  96. u32 soc_con4;
  97. u32 soc_con5;
  98. u32 reserved1[(0x20-0x18)/4];
  99. u32 busdmac_con[2];
  100. u32 reserved2[(0x40-0x28)/4];
  101. u32 cpu_con[3];
  102. u32 reserved3[(0x50-0x4c)/4];
  103. u32 soc_con6;
  104. u32 soc_con7;
  105. u32 soc_con8;
  106. u32 soc_con9;
  107. u32 soc_con10;
  108. u32 soc_con11;
  109. u32 soc_con12;
  110. u32 soc_con13;
  111. u32 soc_con14;
  112. u32 soc_con15;
  113. u32 soc_con16;
  114. u32 soc_con17;
  115. u32 soc_con18;
  116. u32 soc_con19;
  117. u32 soc_con20;
  118. u32 soc_con21;
  119. u32 reserved4[(0x100-0x90)/4];
  120. u32 soc_status[2];
  121. u32 reserved5[(0x120-0x108)/4];
  122. u32 fast_boot_addr;
  123. };
  124. /* GRF_GPIO1D_IOMUX */
  125. enum {
  126. GPIO1D3_SHIFT = 6,
  127. GPIO1D3_MASK = 1,
  128. GPIO1D3_GPIO = 0,
  129. GPIO1D3_LCDC0_DCLK,
  130. GPIO1D2_SHIFT = 4,
  131. GPIO1D2_MASK = 1,
  132. GPIO1D2_GPIO = 0,
  133. GPIO1D2_LCDC0_DEN,
  134. GPIO1D1_SHIFT = 2,
  135. GPIO1D1_MASK = 1,
  136. GPIO1D1_GPIO = 0,
  137. GPIO1D1_LCDC0_VSYNC,
  138. GPIO1D0_SHIFT = 0,
  139. GPIO1D0_MASK = 1,
  140. GPIO1D0_GPIO = 0,
  141. GPIO1D0_LCDC0_HSYNC,
  142. };
  143. /* GRF_GPIO2C_IOMUX */
  144. enum {
  145. GPIO2C1_SHIFT = 2,
  146. GPIO2C1_MASK = 1,
  147. GPIO2C1_GPIO = 0,
  148. GPIO2C1_I2C3CAM_SDA,
  149. GPIO2C0_SHIFT = 0,
  150. GPIO2C0_MASK = 1,
  151. GPIO2C0_GPIO = 0,
  152. GPIO2C0_I2C3CAM_SCL,
  153. };
  154. /* GRF_GPIO3A_IOMUX */
  155. enum {
  156. GPIO3A7_SHIFT = 14,
  157. GPIO3A7_MASK = 3,
  158. GPIO3A7_GPIO = 0,
  159. GPIO3A7_FLASH0_DATA7,
  160. GPIO3A7_EMMC_DATA7,
  161. GPIO3A6_SHIFT = 12,
  162. GPIO3A6_MASK = 3,
  163. GPIO3A6_GPIO = 0,
  164. GPIO3A6_FLASH0_DATA6,
  165. GPIO3A6_EMMC_DATA6,
  166. GPIO3A5_SHIFT = 10,
  167. GPIO3A5_MASK = 3,
  168. GPIO3A5_GPIO = 0,
  169. GPIO3A5_FLASH0_DATA5,
  170. GPIO3A5_EMMC_DATA5,
  171. GPIO3A4_SHIFT = 8,
  172. GPIO3A4_MASK = 3,
  173. GPIO3A4_GPIO = 0,
  174. GPIO3A4_FLASH0_DATA4,
  175. GPIO3A4_EMMC_DATA4,
  176. GPIO3A3_SHIFT = 6,
  177. GPIO3A3_MASK = 3,
  178. GPIO3A3_GPIO = 0,
  179. GPIO3A3_FLASH0_DATA3,
  180. GPIO3A3_EMMC_DATA3,
  181. GPIO3A2_SHIFT = 4,
  182. GPIO3A2_MASK = 3,
  183. GPIO3A2_GPIO = 0,
  184. GPIO3A2_FLASH0_DATA2,
  185. GPIO3A2_EMMC_DATA2,
  186. GPIO3A1_SHIFT = 2,
  187. GPIO3A1_MASK = 3,
  188. GPIO3A1_GPIO = 0,
  189. GPIO3A1_FLASH0_DATA1,
  190. GPIO3A1_EMMC_DATA1,
  191. GPIO3A0_SHIFT = 0,
  192. GPIO3A0_MASK = 3,
  193. GPIO3A0_GPIO = 0,
  194. GPIO3A0_FLASH0_DATA0,
  195. GPIO3A0_EMMC_DATA0,
  196. };
  197. /* GRF_GPIO3B_IOMUX */
  198. enum {
  199. GPIO3B7_SHIFT = 14,
  200. GPIO3B7_MASK = 1,
  201. GPIO3B7_GPIO = 0,
  202. GPIO3B7_FLASH0_CSN1,
  203. GPIO3B6_SHIFT = 12,
  204. GPIO3B6_MASK = 1,
  205. GPIO3B6_GPIO = 0,
  206. GPIO3B6_FLASH0_CSN0,
  207. GPIO3B5_SHIFT = 10,
  208. GPIO3B5_MASK = 1,
  209. GPIO3B5_GPIO = 0,
  210. GPIO3B5_FLASH0_WRN,
  211. GPIO3B4_SHIFT = 8,
  212. GPIO3B4_MASK = 1,
  213. GPIO3B4_GPIO = 0,
  214. GPIO3B4_FLASH0_CLE,
  215. GPIO3B3_SHIFT = 6,
  216. GPIO3B3_MASK = 1,
  217. GPIO3B3_GPIO = 0,
  218. GPIO3B3_FLASH0_ALE,
  219. GPIO3B2_SHIFT = 4,
  220. GPIO3B2_MASK = 1,
  221. GPIO3B2_GPIO = 0,
  222. GPIO3B2_FLASH0_RDN,
  223. GPIO3B1_SHIFT = 2,
  224. GPIO3B1_MASK = 3,
  225. GPIO3B1_GPIO = 0,
  226. GPIO3B1_FLASH0_WP,
  227. GPIO3B1_EMMC_PWREN,
  228. GPIO3B0_SHIFT = 0,
  229. GPIO3B0_MASK = 1,
  230. GPIO3B0_GPIO = 0,
  231. GPIO3B0_FLASH0_RDY,
  232. };
  233. /* GRF_GPIO3C_IOMUX */
  234. enum {
  235. GPIO3C2_SHIFT = 4,
  236. GPIO3C2_MASK = 3,
  237. GPIO3C2_GPIO = 0,
  238. GPIO3C2_FLASH0_DQS,
  239. GPIO3C2_EMMC_CLKOUT,
  240. GPIO3C1_SHIFT = 2,
  241. GPIO3C1_MASK = 3,
  242. GPIO3C1_GPIO = 0,
  243. GPIO3C1_FLASH0_CSN3,
  244. GPIO3C1_EMMC_RSTNOUT,
  245. GPIO3C0_SHIFT = 0,
  246. GPIO3C0_MASK = 3,
  247. GPIO3C0_GPIO = 0,
  248. GPIO3C0_FLASH0_CSN2,
  249. GPIO3C0_EMMC_CMD,
  250. };
  251. /* GRF_GPIO3DL_IOMUX */
  252. enum {
  253. GPIO3D3_SHIFT = 12,
  254. GPIO3D3_MASK = 7,
  255. GPIO3D3_GPIO = 0,
  256. GPIO3D3_FLASH1_DATA3,
  257. GPIO3D3_HOST_DOUT3,
  258. GPIO3D3_MAC_RXD3,
  259. GPIO3D3_SDIO1_DATA3,
  260. GPIO3D2_SHIFT = 8,
  261. GPIO3D2_MASK = 7,
  262. GPIO3D2_GPIO = 0,
  263. GPIO3D2_FLASH1_DATA2,
  264. GPIO3D2_HOST_DOUT2,
  265. GPIO3D2_MAC_RXD2,
  266. GPIO3D2_SDIO1_DATA2,
  267. GPIO3D1_SHIFT = 4,
  268. GPIO3D1_MASK = 7,
  269. GPIO3D1_GPIO = 0,
  270. GPIO3DL1_FLASH1_DATA1,
  271. GPIO3D1_HOST_DOUT1,
  272. GPIO3D1_MAC_TXD3,
  273. GPIO3D1_SDIO1_DATA1,
  274. GPIO3D0_SHIFT = 0,
  275. GPIO3D0_MASK = 7,
  276. GPIO3D0_GPIO = 0,
  277. GPIO3D0_FLASH1_DATA0,
  278. GPIO3D0_HOST_DOUT0,
  279. GPIO3D0_MAC_TXD2,
  280. GPIO3D0_SDIO1_DATA0,
  281. };
  282. /* GRF_GPIO3HL_IOMUX */
  283. enum {
  284. GPIO3D7_SHIFT = 12,
  285. GPIO3D7_MASK = 7,
  286. GPIO3D7_GPIO = 0,
  287. GPIO3D7_FLASH1_DATA7,
  288. GPIO3D7_HOST_DOUT7,
  289. GPIO3D7_MAC_RXD1,
  290. GPIO3D7_SDIO1_INTN,
  291. GPIO3D6_SHIFT = 8,
  292. GPIO3D6_MASK = 7,
  293. GPIO3D6_GPIO = 0,
  294. GPIO3D6_FLASH1_DATA6,
  295. GPIO3D6_HOST_DOUT6,
  296. GPIO3D6_MAC_RXD0,
  297. GPIO3D6_SDIO1_BKPWR,
  298. GPIO3D5_SHIFT = 4,
  299. GPIO3D5_MASK = 7,
  300. GPIO3D5_GPIO = 0,
  301. GPIO3D5_FLASH1_DATA5,
  302. GPIO3D5_HOST_DOUT5,
  303. GPIO3D5_MAC_TXD1,
  304. GPIO3D5_SDIO1_WRPRT,
  305. GPIO3D4_SHIFT = 0,
  306. GPIO3D4_MASK = 7,
  307. GPIO3D4_GPIO = 0,
  308. GPIO3D4_FLASH1_DATA4,
  309. GPIO3D4_HOST_DOUT4,
  310. GPIO3D4_MAC_TXD0,
  311. GPIO3D4_SDIO1_DETECTN,
  312. };
  313. /* GRF_GPIO4AL_IOMUX */
  314. enum {
  315. GPIO4A3_SHIFT = 12,
  316. GPIO4A3_MASK = 7,
  317. GPIO4A3_GPIO = 0,
  318. GPIO4A3_FLASH1_ALE,
  319. GPIO4A3_HOST_DOUT9,
  320. GPIO4A3_MAC_CLK,
  321. GPIO4A3_FLASH0_CSN6,
  322. GPIO4A2_SHIFT = 8,
  323. GPIO4A2_MASK = 7,
  324. GPIO4A2_GPIO = 0,
  325. GPIO4A2_FLASH1_RDN,
  326. GPIO4A2_HOST_DOUT8,
  327. GPIO4A2_MAC_RXER,
  328. GPIO4A2_FLASH0_CSN5,
  329. GPIO4A1_SHIFT = 4,
  330. GPIO4A1_MASK = 7,
  331. GPIO4A1_GPIO = 0,
  332. GPIO4A1_FLASH1_WP,
  333. GPIO4A1_HOST_CKOUTN,
  334. GPIO4A1_MAC_TXDV,
  335. GPIO4A1_FLASH0_CSN4,
  336. GPIO4A0_SHIFT = 0,
  337. GPIO4A0_MASK = 3,
  338. GPIO4A0_GPIO = 0,
  339. GPIO4A0_FLASH1_RDY,
  340. GPIO4A0_HOST_CKOUTP,
  341. GPIO4A0_MAC_MDC,
  342. };
  343. /* GRF_GPIO4AH_IOMUX */
  344. enum {
  345. GPIO4A7_SHIFT = 12,
  346. GPIO4A7_MASK = 7,
  347. GPIO4A7_GPIO = 0,
  348. GPIO4A7_FLASH1_CSN1,
  349. GPIO4A7_HOST_DOUT13,
  350. GPIO4A7_MAC_CSR,
  351. GPIO4A7_SDIO1_CLKOUT,
  352. GPIO4A6_SHIFT = 8,
  353. GPIO4A6_MASK = 7,
  354. GPIO4A6_GPIO = 0,
  355. GPIO4A6_FLASH1_CSN0,
  356. GPIO4A6_HOST_DOUT12,
  357. GPIO4A6_MAC_RXCLK,
  358. GPIO4A6_SDIO1_CMD,
  359. GPIO4A5_SHIFT = 4,
  360. GPIO4A5_MASK = 3,
  361. GPIO4A5_GPIO = 0,
  362. GPIO4A5_FLASH1_WRN,
  363. GPIO4A5_HOST_DOUT11,
  364. GPIO4A5_MAC_MDIO,
  365. GPIO4A4_SHIFT = 0,
  366. GPIO4A4_MASK = 7,
  367. GPIO4A4_GPIO = 0,
  368. GPIO4A4_FLASH1_CLE,
  369. GPIO4A4_HOST_DOUT10,
  370. GPIO4A4_MAC_TXEN,
  371. GPIO4A4_FLASH0_CSN7,
  372. };
  373. /* GRF_GPIO4BL_IOMUX */
  374. enum {
  375. GPIO4B1_SHIFT = 4,
  376. GPIO4B1_MASK = 7,
  377. GPIO4B1_GPIO = 0,
  378. GPIO4B1_FLASH1_CSN2,
  379. GPIO4B1_HOST_DOUT15,
  380. GPIO4B1_MAC_TXCLK,
  381. GPIO4B1_SDIO1_PWREN,
  382. GPIO4B0_SHIFT = 0,
  383. GPIO4B0_MASK = 7,
  384. GPIO4B0_GPIO = 0,
  385. GPIO4B0_FLASH1_DQS,
  386. GPIO4B0_HOST_DOUT14,
  387. GPIO4B0_MAC_COL,
  388. GPIO4B0_FLASH1_CSN3,
  389. };
  390. /* GRF_GPIO4C_IOMUX */
  391. enum {
  392. GPIO4C7_SHIFT = 14,
  393. GPIO4C7_MASK = 1,
  394. GPIO4C7_GPIO = 0,
  395. GPIO4C7_SDIO0_DATA3,
  396. GPIO4C6_SHIFT = 12,
  397. GPIO4C6_MASK = 1,
  398. GPIO4C6_GPIO = 0,
  399. GPIO4C6_SDIO0_DATA2,
  400. GPIO4C5_SHIFT = 10,
  401. GPIO4C5_MASK = 1,
  402. GPIO4C5_GPIO = 0,
  403. GPIO4C5_SDIO0_DATA1,
  404. GPIO4C4_SHIFT = 8,
  405. GPIO4C4_MASK = 1,
  406. GPIO4C4_GPIO = 0,
  407. GPIO4C4_SDIO0_DATA0,
  408. GPIO4C3_SHIFT = 6,
  409. GPIO4C3_MASK = 1,
  410. GPIO4C3_GPIO = 0,
  411. GPIO4C3_UART0BT_RTSN,
  412. GPIO4C2_SHIFT = 4,
  413. GPIO4C2_MASK = 1,
  414. GPIO4C2_GPIO = 0,
  415. GPIO4C2_UART0BT_CTSN,
  416. GPIO4C1_SHIFT = 2,
  417. GPIO4C1_MASK = 1,
  418. GPIO4C1_GPIO = 0,
  419. GPIO4C1_UART0BT_SOUT,
  420. GPIO4C0_SHIFT = 0,
  421. GPIO4C0_MASK = 1,
  422. GPIO4C0_GPIO = 0,
  423. GPIO4C0_UART0BT_SIN,
  424. };
  425. /* GRF_GPIO5B_IOMUX */
  426. enum {
  427. GPIO5B7_SHIFT = 14,
  428. GPIO5B7_MASK = 3,
  429. GPIO5B7_GPIO = 0,
  430. GPIO5B7_SPI0_RXD,
  431. GPIO5B7_TS0_DATA7,
  432. GPIO5B7_UART4EXP_SIN,
  433. GPIO5B6_SHIFT = 12,
  434. GPIO5B6_MASK = 3,
  435. GPIO5B6_GPIO = 0,
  436. GPIO5B6_SPI0_TXD,
  437. GPIO5B6_TS0_DATA6,
  438. GPIO5B6_UART4EXP_SOUT,
  439. GPIO5B5_SHIFT = 10,
  440. GPIO5B5_MASK = 3,
  441. GPIO5B5_GPIO = 0,
  442. GPIO5B5_SPI0_CSN0,
  443. GPIO5B5_TS0_DATA5,
  444. GPIO5B5_UART4EXP_RTSN,
  445. GPIO5B4_SHIFT = 8,
  446. GPIO5B4_MASK = 3,
  447. GPIO5B4_GPIO = 0,
  448. GPIO5B4_SPI0_CLK,
  449. GPIO5B4_TS0_DATA4,
  450. GPIO5B4_UART4EXP_CTSN,
  451. GPIO5B3_SHIFT = 6,
  452. GPIO5B3_MASK = 3,
  453. GPIO5B3_GPIO = 0,
  454. GPIO5B3_UART1BB_RTSN,
  455. GPIO5B3_TS0_DATA3,
  456. GPIO5B2_SHIFT = 4,
  457. GPIO5B2_MASK = 3,
  458. GPIO5B2_GPIO = 0,
  459. GPIO5B2_UART1BB_CTSN,
  460. GPIO5B2_TS0_DATA2,
  461. GPIO5B1_SHIFT = 2,
  462. GPIO5B1_MASK = 3,
  463. GPIO5B1_GPIO = 0,
  464. GPIO5B1_UART1BB_SOUT,
  465. GPIO5B1_TS0_DATA1,
  466. GPIO5B0_SHIFT = 0,
  467. GPIO5B0_MASK = 3,
  468. GPIO5B0_GPIO = 0,
  469. GPIO5B0_UART1BB_SIN,
  470. GPIO5B0_TS0_DATA0,
  471. };
  472. /* GRF_GPIO5C_IOMUX */
  473. enum {
  474. GPIO5C3_SHIFT = 6,
  475. GPIO5C3_MASK = 1,
  476. GPIO5C3_GPIO = 0,
  477. GPIO5C3_TS0_ERR,
  478. GPIO5C2_SHIFT = 4,
  479. GPIO5C2_MASK = 1,
  480. GPIO5C2_GPIO = 0,
  481. GPIO5C2_TS0_CLK,
  482. GPIO5C1_SHIFT = 2,
  483. GPIO5C1_MASK = 1,
  484. GPIO5C1_GPIO = 0,
  485. GPIO5C1_TS0_VALID,
  486. GPIO5C0_SHIFT = 0,
  487. GPIO5C0_MASK = 3,
  488. GPIO5C0_GPIO = 0,
  489. GPIO5C0_SPI0_CSN1,
  490. GPIO5C0_TS0_SYNC,
  491. };
  492. /* GRF_GPIO6B_IOMUX */
  493. enum {
  494. GPIO6B3_SHIFT = 6,
  495. GPIO6B3_MASK = 1,
  496. GPIO6B3_GPIO = 0,
  497. GPIO6B3_SPDIF_TX,
  498. GPIO6B2_SHIFT = 4,
  499. GPIO6B2_MASK = 1,
  500. GPIO6B2_GPIO = 0,
  501. GPIO6B2_I2C1AUDIO_SCL,
  502. GPIO6B1_SHIFT = 2,
  503. GPIO6B1_MASK = 1,
  504. GPIO6B1_GPIO = 0,
  505. GPIO6B1_I2C1AUDIO_SDA,
  506. GPIO6B0_SHIFT = 0,
  507. GPIO6B0_MASK = 1,
  508. GPIO6B0_GPIO = 0,
  509. GPIO6B0_I2S_CLK,
  510. };
  511. /* GRF_GPIO6C_IOMUX */
  512. enum {
  513. GPIO6C6_SHIFT = 12,
  514. GPIO6C6_MASK = 1,
  515. GPIO6C6_GPIO = 0,
  516. GPIO6C6_SDMMC0_DECTN,
  517. GPIO6C5_SHIFT = 10,
  518. GPIO6C5_MASK = 1,
  519. GPIO6C5_GPIO = 0,
  520. GPIO6C5_SDMMC0_CMD,
  521. GPIO6C4_SHIFT = 8,
  522. GPIO6C4_MASK = 3,
  523. GPIO6C4_GPIO = 0,
  524. GPIO6C4_SDMMC0_CLKOUT,
  525. GPIO6C4_JTAG_TDO,
  526. GPIO6C3_SHIFT = 6,
  527. GPIO6C3_MASK = 3,
  528. GPIO6C3_GPIO = 0,
  529. GPIO6C3_SDMMC0_DATA3,
  530. GPIO6C3_JTAG_TCK,
  531. GPIO6C2_SHIFT = 4,
  532. GPIO6C2_MASK = 3,
  533. GPIO6C2_GPIO = 0,
  534. GPIO6C2_SDMMC0_DATA2,
  535. GPIO6C2_JTAG_TDI,
  536. GPIO6C1_SHIFT = 2,
  537. GPIO6C1_MASK = 3,
  538. GPIO6C1_GPIO = 0,
  539. GPIO6C1_SDMMC0_DATA1,
  540. GPIO6C1_JTAG_TRSTN,
  541. GPIO6C0_SHIFT = 0,
  542. GPIO6C0_MASK = 3,
  543. GPIO6C0_GPIO = 0,
  544. GPIO6C0_SDMMC0_DATA0,
  545. GPIO6C0_JTAG_TMS,
  546. };
  547. /* GRF_GPIO7A_IOMUX */
  548. enum {
  549. GPIO7A7_SHIFT = 14,
  550. GPIO7A7_MASK = 3,
  551. GPIO7A7_GPIO = 0,
  552. GPIO7A7_UART3GPS_SIN,
  553. GPIO7A7_GPS_MAG,
  554. GPIO7A7_HSADCT1_DATA0,
  555. GPIO7A1_SHIFT = 2,
  556. GPIO7A1_MASK = 1,
  557. GPIO7A1_GPIO = 0,
  558. GPIO7A1_PWM_1,
  559. GPIO7A0_SHIFT = 0,
  560. GPIO7A0_MASK = 3,
  561. GPIO7A0_GPIO = 0,
  562. GPIO7A0_PWM_0,
  563. GPIO7A0_VOP0_PWM,
  564. GPIO7A0_VOP1_PWM,
  565. };
  566. /* GRF_GPIO7B_IOMUX */
  567. enum {
  568. GPIO7B7_SHIFT = 14,
  569. GPIO7B7_MASK = 3,
  570. GPIO7B7_GPIO = 0,
  571. GPIO7B7_ISP_SHUTTERTRIG,
  572. GPIO7B7_SPI1_TXD,
  573. GPIO7B6_SHIFT = 12,
  574. GPIO7B6_MASK = 3,
  575. GPIO7B6_GPIO = 0,
  576. GPIO7B6_ISP_PRELIGHTTRIG,
  577. GPIO7B6_SPI1_RXD,
  578. GPIO7B5_SHIFT = 10,
  579. GPIO7B5_MASK = 3,
  580. GPIO7B5_GPIO = 0,
  581. GPIO7B5_ISP_FLASHTRIGOUT,
  582. GPIO7B5_SPI1_CSN0,
  583. GPIO7B4_SHIFT = 8,
  584. GPIO7B4_MASK = 3,
  585. GPIO7B4_GPIO = 0,
  586. GPIO7B4_ISP_SHUTTEREN,
  587. GPIO7B4_SPI1_CLK,
  588. GPIO7B3_SHIFT = 6,
  589. GPIO7B3_MASK = 3,
  590. GPIO7B3_GPIO = 0,
  591. GPIO7B3_USB_DRVVBUS1,
  592. GPIO7B3_EDP_HOTPLUG,
  593. GPIO7B2_SHIFT = 4,
  594. GPIO7B2_MASK = 3,
  595. GPIO7B2_GPIO = 0,
  596. GPIO7B2_UART3GPS_RTSN,
  597. GPIO7B2_USB_DRVVBUS0,
  598. GPIO7B1_SHIFT = 2,
  599. GPIO7B1_MASK = 3,
  600. GPIO7B1_GPIO = 0,
  601. GPIO7B1_UART3GPS_CTSN,
  602. GPIO7B1_GPS_RFCLK,
  603. GPIO7B1_GPST1_CLK,
  604. GPIO7B0_SHIFT = 0,
  605. GPIO7B0_MASK = 3,
  606. GPIO7B0_GPIO = 0,
  607. GPIO7B0_UART3GPS_SOUT,
  608. GPIO7B0_GPS_SIG,
  609. GPIO7B0_HSADCT1_DATA1,
  610. };
  611. /* GRF_GPIO7CL_IOMUX */
  612. enum {
  613. GPIO7C3_SHIFT = 12,
  614. GPIO7C3_MASK = 3,
  615. GPIO7C3_GPIO = 0,
  616. GPIO7C3_I2C5HDMI_SDA,
  617. GPIO7C3_EDPHDMII2C_SDA,
  618. GPIO7C2_SHIFT = 8,
  619. GPIO7C2_MASK = 1,
  620. GPIO7C2_GPIO = 0,
  621. GPIO7C2_I2C4TP_SCL,
  622. GPIO7C1_SHIFT = 4,
  623. GPIO7C1_MASK = 1,
  624. GPIO7C1_GPIO = 0,
  625. GPIO7C1_I2C4TP_SDA,
  626. GPIO7C0_SHIFT = 0,
  627. GPIO7C0_MASK = 3,
  628. GPIO7C0_GPIO = 0,
  629. GPIO7C0_ISP_FLASHTRIGIN,
  630. GPIO7C0_EDPHDMI_CECINOUTT1,
  631. };
  632. /* GRF_GPIO7CH_IOMUX */
  633. enum {
  634. GPIO7C7_SHIFT = 12,
  635. GPIO7C7_MASK = 7,
  636. GPIO7C7_GPIO = 0,
  637. GPIO7C7_UART2DBG_SOUT,
  638. GPIO7C7_UART2DBG_SIROUT,
  639. GPIO7C7_PWM_3,
  640. GPIO7C7_EDPHDMI_CECINOUT,
  641. GPIO7C6_SHIFT = 8,
  642. GPIO7C6_MASK = 3,
  643. GPIO7C6_GPIO = 0,
  644. GPIO7C6_UART2DBG_SIN,
  645. GPIO7C6_UART2DBG_SIRIN,
  646. GPIO7C6_PWM_2,
  647. GPIO7C4_SHIFT = 0,
  648. GPIO7C4_MASK = 3,
  649. GPIO7C4_GPIO = 0,
  650. GPIO7C4_I2C5HDMI_SCL,
  651. GPIO7C4_EDPHDMII2C_SCL,
  652. };
  653. /* GRF_GPIO8A_IOMUX */
  654. enum {
  655. GPIO8A7_SHIFT = 14,
  656. GPIO8A7_MASK = 3,
  657. GPIO8A7_GPIO = 0,
  658. GPIO8A7_SPI2_CSN0,
  659. GPIO8A7_SC_DETECT,
  660. GPIO8A7_RESERVE,
  661. GPIO8A6_SHIFT = 12,
  662. GPIO8A6_MASK = 3,
  663. GPIO8A6_GPIO = 0,
  664. GPIO8A6_SPI2_CLK,
  665. GPIO8A6_SC_IO,
  666. GPIO8A6_RESERVE,
  667. GPIO8A5_SHIFT = 10,
  668. GPIO8A5_MASK = 3,
  669. GPIO8A5_GPIO = 0,
  670. GPIO8A5_I2C2SENSOR_SCL,
  671. GPIO8A5_SC_CLK,
  672. GPIO8A4_SHIFT = 8,
  673. GPIO8A4_MASK = 3,
  674. GPIO8A4_GPIO = 0,
  675. GPIO8A4_I2C2SENSOR_SDA,
  676. GPIO8A4_SC_RST,
  677. GPIO8A3_SHIFT = 6,
  678. GPIO8A3_MASK = 3,
  679. GPIO8A3_GPIO = 0,
  680. GPIO8A3_SPI2_CSN1,
  681. GPIO8A3_SC_IOT1,
  682. GPIO8A2_SHIFT = 4,
  683. GPIO8A2_MASK = 1,
  684. GPIO8A2_GPIO = 0,
  685. GPIO8A2_SC_DETECTT1,
  686. GPIO8A1_SHIFT = 2,
  687. GPIO8A1_MASK = 3,
  688. GPIO8A1_GPIO = 0,
  689. GPIO8A1_PS2_DATA,
  690. GPIO8A1_SC_VCC33V,
  691. GPIO8A0_SHIFT = 0,
  692. GPIO8A0_MASK = 3,
  693. GPIO8A0_GPIO = 0,
  694. GPIO8A0_PS2_CLK,
  695. GPIO8A0_SC_VCC18V,
  696. };
  697. /* GRF_GPIO8B_IOMUX */
  698. enum {
  699. GPIO8B1_SHIFT = 2,
  700. GPIO8B1_MASK = 3,
  701. GPIO8B1_GPIO = 0,
  702. GPIO8B1_SPI2_TXD,
  703. GPIO8B1_SC_CLK,
  704. GPIO8B0_SHIFT = 0,
  705. GPIO8B0_MASK = 3,
  706. GPIO8B0_GPIO = 0,
  707. GPIO8B0_SPI2_RXD,
  708. GPIO8B0_SC_RST,
  709. };
  710. /* GRF_SOC_CON0 */
  711. enum {
  712. PAUSE_MMC_PERI_SHIFT = 0xf,
  713. PAUSE_MMC_PERI_MASK = 1,
  714. PAUSE_EMEM_PERI_SHIFT = 0xe,
  715. PAUSE_EMEM_PERI_MASK = 1,
  716. PAUSE_USB_PERI_SHIFT = 0xd,
  717. PAUSE_USB_PERI_MASK = 1,
  718. GRF_FORCE_JTAG_SHIFT = 0xc,
  719. GRF_FORCE_JTAG_MASK = 1,
  720. GRF_CORE_IDLE_REQ_MODE_SEL1_SHIFT = 0xb,
  721. GRF_CORE_IDLE_REQ_MODE_SEL1_MASK = 1,
  722. GRF_CORE_IDLE_REQ_MODE_SEL0_SHIFT = 0xa,
  723. GRF_CORE_IDLE_REQ_MODE_SEL0_MASK = 1,
  724. DDR1_16BIT_EN_SHIFT = 9,
  725. DDR1_16BIT_EN_MASK = 1,
  726. DDR0_16BIT_EN_SHIFT = 8,
  727. DDR0_16BIT_EN_MASK = 1,
  728. VCODEC_SHIFT = 7,
  729. VCODEC_MASK = 1,
  730. VCODEC_SELECT_VEPU_ACLK = 0,
  731. VCODEC_SELECT_VDPU_ACLK,
  732. UPCTL1_C_ACTIVE_IN_SHIFT = 6,
  733. UPCTL1_C_ACTIVE_IN_MASK = 1,
  734. UPCTL1_C_ACTIVE_IN_MAY = 0,
  735. UPCTL1_C_ACTIVE_IN_WILL,
  736. UPCTL0_C_ACTIVE_IN_SHIFT = 5,
  737. UPCTL0_C_ACTIVE_IN_MASK = 1,
  738. UPCTL0_C_ACTIVE_IN_MAY = 0,
  739. UPCTL0_C_ACTIVE_IN_WILL,
  740. MSCH1_MAINDDR3_SHIFT = 4,
  741. MSCH1_MAINDDR3_MASK = 1,
  742. MSCH1_MAINDDR3_DDR3 = 1,
  743. MSCH0_MAINDDR3_SHIFT = 3,
  744. MSCH0_MAINDDR3_MASK = 1,
  745. MSCH0_MAINDDR3_DDR3 = 1,
  746. MSCH1_MAINPARTIALPOP_SHIFT = 2,
  747. MSCH1_MAINPARTIALPOP_MASK = 1,
  748. MSCH0_MAINPARTIALPOP_SHIFT = 1,
  749. MSCH0_MAINPARTIALPOP_MASK = 1,
  750. };
  751. /* GRF_SOC_CON1 */
  752. enum {
  753. RK3288_RMII_MODE_SHIFT = 14,
  754. RK3288_RMII_MODE_MASK = (1 << RK3288_RMII_MODE_SHIFT),
  755. RK3288_RMII_MODE = (1 << RK3288_RMII_MODE_SHIFT),
  756. RK3288_GMAC_CLK_SEL_SHIFT = 12,
  757. RK3288_GMAC_CLK_SEL_MASK = (3 << RK3288_GMAC_CLK_SEL_SHIFT),
  758. RK3288_GMAC_CLK_SEL_125M = (0 << RK3288_GMAC_CLK_SEL_SHIFT),
  759. RK3288_GMAC_CLK_SEL_25M = (3 << RK3288_GMAC_CLK_SEL_SHIFT),
  760. RK3288_GMAC_CLK_SEL_2_5M = (2 << RK3288_GMAC_CLK_SEL_SHIFT),
  761. RK3288_RMII_CLK_SEL_SHIFT = 11,
  762. RK3288_RMII_CLK_SEL_MASK = (1 << RK3288_RMII_CLK_SEL_SHIFT),
  763. RK3288_RMII_CLK_SEL_2_5M = (0 << RK3288_RMII_CLK_SEL_SHIFT),
  764. RK3288_RMII_CLK_SEL_25M = (1 << RK3288_RMII_CLK_SEL_SHIFT),
  765. GMAC_SPEED_SHIFT = 0xa,
  766. GMAC_SPEED_MASK = 1,
  767. GMAC_SPEED_10M = 0,
  768. GMAC_SPEED_100M,
  769. GMAC_FLOWCTRL_SHIFT = 0x9,
  770. GMAC_FLOWCTRL_MASK = 1,
  771. RK3288_GMAC_PHY_INTF_SEL_SHIFT = 6,
  772. RK3288_GMAC_PHY_INTF_SEL_MASK = (7 << RK3288_GMAC_PHY_INTF_SEL_SHIFT),
  773. RK3288_GMAC_PHY_INTF_SEL_RGMII = (1 << RK3288_GMAC_PHY_INTF_SEL_SHIFT),
  774. RK3288_GMAC_PHY_INTF_SEL_RMII = (4 << RK3288_GMAC_PHY_INTF_SEL_SHIFT),
  775. HOST_REMAP_SHIFT = 0x5,
  776. HOST_REMAP_MASK = 1
  777. };
  778. /* GRF_SOC_CON2 */
  779. enum {
  780. UPCTL1_LPDDR3_ODT_EN_SHIFT = 0xd,
  781. UPCTL1_LPDDR3_ODT_EN_MASK = 1,
  782. UPCTL1_LPDDR3_ODT_EN_ODT = 1,
  783. UPCTL1_BST_DIABLE_SHIFT = 0xc,
  784. UPCTL1_BST_DIABLE_MASK = 1,
  785. UPCTL1_BST_DIABLE_DISABLE = 1,
  786. LPDDR3_EN1_SHIFT = 0xb,
  787. LPDDR3_EN1_MASK = 1,
  788. LPDDR3_EN1_LPDDR3 = 1,
  789. UPCTL0_LPDDR3_ODT_EN_SHIFT = 0xa,
  790. UPCTL0_LPDDR3_ODT_EN_MASK = 1,
  791. UPCTL0_LPDDR3_ODT_EN_ODT_ENABLE = 1,
  792. UPCTL0_BST_DIABLE_SHIFT = 9,
  793. UPCTL0_BST_DIABLE_MASK = 1,
  794. UPCTL0_BST_DIABLE_DISABLE = 1,
  795. LPDDR3_EN0_SHIFT = 8,
  796. LPDDR3_EN0_MASK = 1,
  797. LPDDR3_EN0_LPDDR3 = 1,
  798. GRF_POC_FLASH0_CTRL_SHIFT = 7,
  799. GRF_POC_FLASH0_CTRL_MASK = 1,
  800. GRF_POC_FLASH0_CTRL_GPIO3C_3 = 0,
  801. GRF_POC_FLASH0_CTRL_GRF_IO_VSEL,
  802. SIMCARD_MUX_SHIFT = 6,
  803. SIMCARD_MUX_MASK = 1,
  804. SIMCARD_MUX_USE_A = 1,
  805. SIMCARD_MUX_USE_B = 0,
  806. GRF_SPDIF_2CH_EN_SHIFT = 1,
  807. GRF_SPDIF_2CH_EN_MASK = 1,
  808. GRF_SPDIF_2CH_EN_8CH = 0,
  809. GRF_SPDIF_2CH_EN_2CH,
  810. PWM_SHIFT = 0,
  811. PWM_MASK = 1,
  812. PWM_RK = 1,
  813. PWM_PWM = 0,
  814. };
  815. /* GRF_SOC_CON3 */
  816. enum {
  817. RK3288_RXCLK_DLY_ENA_GMAC_SHIFT = 0xf,
  818. RK3288_RXCLK_DLY_ENA_GMAC_MASK =
  819. (1 << RK3288_RXCLK_DLY_ENA_GMAC_SHIFT),
  820. RK3288_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  821. RK3288_RXCLK_DLY_ENA_GMAC_ENABLE =
  822. (1 << RK3288_RXCLK_DLY_ENA_GMAC_SHIFT),
  823. RK3288_TXCLK_DLY_ENA_GMAC_SHIFT = 0xe,
  824. RK3288_TXCLK_DLY_ENA_GMAC_MASK =
  825. (1 << RK3288_TXCLK_DLY_ENA_GMAC_SHIFT),
  826. RK3288_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  827. RK3288_TXCLK_DLY_ENA_GMAC_ENABLE =
  828. (1 << RK3288_TXCLK_DLY_ENA_GMAC_SHIFT),
  829. RK3288_CLK_RX_DL_CFG_GMAC_SHIFT = 0x7,
  830. RK3288_CLK_RX_DL_CFG_GMAC_MASK =
  831. (0x7f << RK3288_CLK_RX_DL_CFG_GMAC_SHIFT),
  832. RK3288_CLK_TX_DL_CFG_GMAC_SHIFT = 0x0,
  833. RK3288_CLK_TX_DL_CFG_GMAC_MASK =
  834. (0x7f << RK3288_CLK_TX_DL_CFG_GMAC_SHIFT),
  835. };
  836. /* GRF_SOC_CON6 */
  837. enum GRF_SOC_CON6 {
  838. RK3288_HDMI_EDP_SEL_SHIFT = 0xf,
  839. RK3288_HDMI_EDP_SEL_MASK =
  840. 1 << RK3288_HDMI_EDP_SEL_SHIFT,
  841. RK3288_HDMI_EDP_SEL_EDP = 0,
  842. RK3288_HDMI_EDP_SEL_HDMI,
  843. RK3288_DSI0_DPICOLORM_SHIFT = 0x8,
  844. RK3288_DSI0_DPICOLORM_MASK =
  845. 1 << RK3288_DSI0_DPICOLORM_SHIFT,
  846. RK3288_DSI0_DPISHUTDN_SHIFT = 0x7,
  847. RK3288_DSI0_DPISHUTDN_MASK =
  848. 1 << RK3288_DSI0_DPISHUTDN_SHIFT,
  849. RK3288_DSI0_LCDC_SEL_SHIFT = 0x6,
  850. RK3288_DSI0_LCDC_SEL_MASK =
  851. 1 << RK3288_DSI0_LCDC_SEL_SHIFT,
  852. RK3288_DSI0_LCDC_SEL_BIG = 0,
  853. RK3288_DSI0_LCDC_SEL_LIT = 1,
  854. RK3288_EDP_LCDC_SEL_SHIFT = 0x5,
  855. RK3288_EDP_LCDC_SEL_MASK =
  856. 1 << RK3288_EDP_LCDC_SEL_SHIFT,
  857. RK3288_EDP_LCDC_SEL_BIG = 0,
  858. RK3288_EDP_LCDC_SEL_LIT = 1,
  859. RK3288_HDMI_LCDC_SEL_SHIFT = 0x4,
  860. RK3288_HDMI_LCDC_SEL_MASK =
  861. 1 << RK3288_HDMI_LCDC_SEL_SHIFT,
  862. RK3288_HDMI_LCDC_SEL_BIG = 0,
  863. RK3288_HDMI_LCDC_SEL_LIT = 1,
  864. RK3288_LVDS_LCDC_SEL_SHIFT = 0x3,
  865. RK3288_LVDS_LCDC_SEL_MASK =
  866. 1 << RK3288_LVDS_LCDC_SEL_SHIFT,
  867. RK3288_LVDS_LCDC_SEL_BIG = 0,
  868. RK3288_LVDS_LCDC_SEL_LIT = 1,
  869. };
  870. /* RK3288_SOC_CON8 */
  871. enum GRF_SOC_CON8 {
  872. RK3288_DPHY_TX0_RXMODE_SHIFT = 4,
  873. RK3288_DPHY_TX0_RXMODE_MASK =
  874. 0xf << RK3288_DPHY_TX0_RXMODE_SHIFT,
  875. RK3288_DPHY_TX0_RXMODE_EN = 0xf,
  876. RK3288_DPHY_TX0_RXMODE_DIS = 0,
  877. RK3288_DPHY_TX0_TXSTOPMODE_SHIFT = 0x8,
  878. RK3288_DPHY_TX0_TXSTOPMODE_MASK =
  879. 0xf << RK3288_DPHY_TX0_TXSTOPMODE_SHIFT,
  880. RK3288_DPHY_TX0_TXSTOPMODE_EN = 0xf,
  881. RK3288_DPHY_TX0_TXSTOPMODE_DIS = 0,
  882. RK3288_DPHY_TX0_TURNREQUEST_SHIFT = 0,
  883. RK3288_DPHY_TX0_TURNREQUEST_MASK =
  884. 0xf << RK3288_DPHY_TX0_TURNREQUEST_SHIFT,
  885. RK3288_DPHY_TX0_TURNREQUEST_EN = 0xf,
  886. RK3288_DPHY_TX0_TURNREQUEST_DIS = 0,
  887. };
  888. /* GPIO Bias settings */
  889. enum GPIO_BIAS {
  890. GPIO_BIAS_2MA = 0,
  891. GPIO_BIAS_4MA,
  892. GPIO_BIAS_8MA,
  893. GPIO_BIAS_12MA,
  894. };
  895. #define GPIO_BIAS_MASK 0x3
  896. #define GPIO_BIAS_SHIFT(x) ((x) * 2)
  897. enum GPIO_PU_PD {
  898. GPIO_PULL_NORMAL = 0,
  899. GPIO_PULL_UP,
  900. GPIO_PULL_DOWN,
  901. GPIO_PULL_REPEAT,
  902. };
  903. #define GPIO_PULL_MASK 0x3
  904. #define GPIO_PULL_SHIFT(x) ((x) * 2)
  905. #endif