zynq_gem.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672
  1. /*
  2. * (C) Copyright 2011 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * Based on Xilinx gmac driver:
  7. * (C) Copyright 2011 Xilinx
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <net.h>
  13. #include <netdev.h>
  14. #include <config.h>
  15. #include <fdtdec.h>
  16. #include <libfdt.h>
  17. #include <malloc.h>
  18. #include <asm/io.h>
  19. #include <phy.h>
  20. #include <miiphy.h>
  21. #include <watchdog.h>
  22. #include <asm/system.h>
  23. #include <asm/arch/hardware.h>
  24. #include <asm/arch/sys_proto.h>
  25. #include <asm-generic/errno.h>
  26. #if !defined(CONFIG_PHYLIB)
  27. # error XILINX_GEM_ETHERNET requires PHYLIB
  28. #endif
  29. /* Bit/mask specification */
  30. #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
  31. #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
  32. #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
  33. #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
  34. #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
  35. #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
  36. #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
  37. #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
  38. #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
  39. #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
  40. #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
  41. /* Wrap bit, last descriptor */
  42. #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
  43. #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
  44. #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
  45. #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
  46. #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
  47. #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
  48. #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
  49. #define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
  50. #define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
  51. #define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
  52. #define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
  53. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000080000 /* Div pclk by 32, 80MHz */
  54. #define ZYNQ_GEM_NWCFG_MDCCLKDIV2 0x0000c0000 /* Div pclk by 48, 120MHz */
  55. #ifdef CONFIG_ARM64
  56. # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
  57. #else
  58. # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
  59. #endif
  60. #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
  61. ZYNQ_GEM_NWCFG_FDEN | \
  62. ZYNQ_GEM_NWCFG_FSREM | \
  63. ZYNQ_GEM_NWCFG_MDCCLKDIV)
  64. #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
  65. #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
  66. /* Use full configured addressable space (8 Kb) */
  67. #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
  68. /* Use full configured addressable space (4 Kb) */
  69. #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
  70. /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
  71. #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
  72. #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
  73. ZYNQ_GEM_DMACR_RXSIZE | \
  74. ZYNQ_GEM_DMACR_TXSIZE | \
  75. ZYNQ_GEM_DMACR_RXBUF)
  76. #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
  77. /* Use MII register 1 (MII status register) to detect PHY */
  78. #define PHY_DETECT_REG 1
  79. /* Mask used to verify certain PHY features (or register contents)
  80. * in the register above:
  81. * 0x1000: 10Mbps full duplex support
  82. * 0x0800: 10Mbps half duplex support
  83. * 0x0008: Auto-negotiation support
  84. */
  85. #define PHY_DETECT_MASK 0x1808
  86. /* TX BD status masks */
  87. #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
  88. #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
  89. #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
  90. /* Clock frequencies for different speeds */
  91. #define ZYNQ_GEM_FREQUENCY_10 2500000UL
  92. #define ZYNQ_GEM_FREQUENCY_100 25000000UL
  93. #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
  94. /* Device registers */
  95. struct zynq_gem_regs {
  96. u32 nwctrl; /* 0x0 - Network Control reg */
  97. u32 nwcfg; /* 0x4 - Network Config reg */
  98. u32 nwsr; /* 0x8 - Network Status reg */
  99. u32 reserved1;
  100. u32 dmacr; /* 0x10 - DMA Control reg */
  101. u32 txsr; /* 0x14 - TX Status reg */
  102. u32 rxqbase; /* 0x18 - RX Q Base address reg */
  103. u32 txqbase; /* 0x1c - TX Q Base address reg */
  104. u32 rxsr; /* 0x20 - RX Status reg */
  105. u32 reserved2[2];
  106. u32 idr; /* 0x2c - Interrupt Disable reg */
  107. u32 reserved3;
  108. u32 phymntnc; /* 0x34 - Phy Maintaince reg */
  109. u32 reserved4[18];
  110. u32 hashl; /* 0x80 - Hash Low address reg */
  111. u32 hashh; /* 0x84 - Hash High address reg */
  112. #define LADDR_LOW 0
  113. #define LADDR_HIGH 1
  114. u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
  115. u32 match[4]; /* 0xa8 - Type ID1 Match reg */
  116. u32 reserved6[18];
  117. #define STAT_SIZE 44
  118. u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
  119. u32 reserved7[164];
  120. u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
  121. u32 reserved8[15];
  122. u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
  123. };
  124. /* BD descriptors */
  125. struct emac_bd {
  126. u32 addr; /* Next descriptor pointer */
  127. u32 status;
  128. };
  129. #define RX_BUF 32
  130. /* Page table entries are set to 1MB, or multiples of 1MB
  131. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  132. */
  133. #define BD_SPACE 0x100000
  134. /* BD separation space */
  135. #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
  136. /* Setup the first free TX descriptor */
  137. #define TX_FREE_DESC 2
  138. /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
  139. struct zynq_gem_priv {
  140. struct emac_bd *tx_bd;
  141. struct emac_bd *rx_bd;
  142. char *rxbuffers;
  143. u32 rxbd_current;
  144. u32 rx_first_buf;
  145. int phyaddr;
  146. u32 emio;
  147. int init;
  148. phy_interface_t interface;
  149. struct phy_device *phydev;
  150. struct mii_dev *bus;
  151. };
  152. static inline int mdio_wait(struct eth_device *dev)
  153. {
  154. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  155. u32 timeout = 20000;
  156. /* Wait till MDIO interface is ready to accept a new transaction. */
  157. while (--timeout) {
  158. if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
  159. break;
  160. WATCHDOG_RESET();
  161. }
  162. if (!timeout) {
  163. printf("%s: Timeout\n", __func__);
  164. return 1;
  165. }
  166. return 0;
  167. }
  168. static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum,
  169. u32 op, u16 *data)
  170. {
  171. u32 mgtcr;
  172. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  173. if (mdio_wait(dev))
  174. return 1;
  175. /* Construct mgtcr mask for the operation */
  176. mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
  177. (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
  178. (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
  179. /* Write mgtcr and wait for completion */
  180. writel(mgtcr, &regs->phymntnc);
  181. if (mdio_wait(dev))
  182. return 1;
  183. if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
  184. *data = readl(&regs->phymntnc);
  185. return 0;
  186. }
  187. static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val)
  188. {
  189. u32 ret;
  190. ret = phy_setup_op(dev, phy_addr, regnum,
  191. ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
  192. if (!ret)
  193. debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
  194. phy_addr, regnum, *val);
  195. return ret;
  196. }
  197. static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data)
  198. {
  199. debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
  200. regnum, data);
  201. return phy_setup_op(dev, phy_addr, regnum,
  202. ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
  203. }
  204. static void phy_detection(struct eth_device *dev)
  205. {
  206. int i;
  207. u16 phyreg;
  208. struct zynq_gem_priv *priv = dev->priv;
  209. if (priv->phyaddr != -1) {
  210. phyread(dev, priv->phyaddr, PHY_DETECT_REG, &phyreg);
  211. if ((phyreg != 0xFFFF) &&
  212. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  213. /* Found a valid PHY address */
  214. debug("Default phy address %d is valid\n",
  215. priv->phyaddr);
  216. return;
  217. } else {
  218. debug("PHY address is not setup correctly %d\n",
  219. priv->phyaddr);
  220. priv->phyaddr = -1;
  221. }
  222. }
  223. debug("detecting phy address\n");
  224. if (priv->phyaddr == -1) {
  225. /* detect the PHY address */
  226. for (i = 31; i >= 0; i--) {
  227. phyread(dev, i, PHY_DETECT_REG, &phyreg);
  228. if ((phyreg != 0xFFFF) &&
  229. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  230. /* Found a valid PHY address */
  231. priv->phyaddr = i;
  232. debug("Found valid phy address, %d\n", i);
  233. return;
  234. }
  235. }
  236. }
  237. printf("PHY is not detected\n");
  238. }
  239. static int zynq_gem_setup_mac(struct eth_device *dev)
  240. {
  241. u32 i, macaddrlow, macaddrhigh;
  242. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  243. /* Set the MAC bits [31:0] in BOT */
  244. macaddrlow = dev->enetaddr[0];
  245. macaddrlow |= dev->enetaddr[1] << 8;
  246. macaddrlow |= dev->enetaddr[2] << 16;
  247. macaddrlow |= dev->enetaddr[3] << 24;
  248. /* Set MAC bits [47:32] in TOP */
  249. macaddrhigh = dev->enetaddr[4];
  250. macaddrhigh |= dev->enetaddr[5] << 8;
  251. for (i = 0; i < 4; i++) {
  252. writel(0, &regs->laddr[i][LADDR_LOW]);
  253. writel(0, &regs->laddr[i][LADDR_HIGH]);
  254. /* Do not use MATCHx register */
  255. writel(0, &regs->match[i]);
  256. }
  257. writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
  258. writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
  259. return 0;
  260. }
  261. static int zynq_gem_init(struct eth_device *dev, bd_t * bis)
  262. {
  263. u32 i;
  264. unsigned long clk_rate = 0;
  265. struct phy_device *phydev;
  266. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  267. struct zynq_gem_priv *priv = dev->priv;
  268. struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
  269. struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
  270. const u32 supported = SUPPORTED_10baseT_Half |
  271. SUPPORTED_10baseT_Full |
  272. SUPPORTED_100baseT_Half |
  273. SUPPORTED_100baseT_Full |
  274. SUPPORTED_1000baseT_Half |
  275. SUPPORTED_1000baseT_Full;
  276. if (!priv->init) {
  277. /* Disable all interrupts */
  278. writel(0xFFFFFFFF, &regs->idr);
  279. /* Disable the receiver & transmitter */
  280. writel(0, &regs->nwctrl);
  281. writel(0, &regs->txsr);
  282. writel(0, &regs->rxsr);
  283. writel(0, &regs->phymntnc);
  284. /* Clear the Hash registers for the mac address
  285. * pointed by AddressPtr
  286. */
  287. writel(0x0, &regs->hashl);
  288. /* Write bits [63:32] in TOP */
  289. writel(0x0, &regs->hashh);
  290. /* Clear all counters */
  291. for (i = 0; i < STAT_SIZE; i++)
  292. readl(&regs->stat[i]);
  293. /* Setup RxBD space */
  294. memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
  295. for (i = 0; i < RX_BUF; i++) {
  296. priv->rx_bd[i].status = 0xF0000000;
  297. priv->rx_bd[i].addr =
  298. ((ulong)(priv->rxbuffers) +
  299. (i * PKTSIZE_ALIGN));
  300. }
  301. /* WRAP bit to last BD */
  302. priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
  303. /* Write RxBDs to IP */
  304. writel((ulong)priv->rx_bd, &regs->rxqbase);
  305. /* Setup for DMA Configuration register */
  306. writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
  307. /* Setup for Network Control register, MDIO, Rx and Tx enable */
  308. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
  309. /* Disable the second priority queue */
  310. dummy_tx_bd->addr = 0;
  311. dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  312. ZYNQ_GEM_TXBUF_LAST_MASK|
  313. ZYNQ_GEM_TXBUF_USED_MASK;
  314. dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
  315. ZYNQ_GEM_RXBUF_NEW_MASK;
  316. dummy_rx_bd->status = 0;
  317. flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
  318. sizeof(dummy_tx_bd));
  319. flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
  320. sizeof(dummy_rx_bd));
  321. writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
  322. writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
  323. priv->init++;
  324. }
  325. phy_detection(dev);
  326. /* interface - look at tsec */
  327. phydev = phy_connect(priv->bus, priv->phyaddr, dev,
  328. priv->interface);
  329. phydev->supported = supported | ADVERTISED_Pause |
  330. ADVERTISED_Asym_Pause;
  331. phydev->advertising = phydev->supported;
  332. priv->phydev = phydev;
  333. phy_config(phydev);
  334. phy_startup(phydev);
  335. if (!phydev->link) {
  336. printf("%s: No link.\n", phydev->dev->name);
  337. return -1;
  338. }
  339. switch (phydev->speed) {
  340. case SPEED_1000:
  341. writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
  342. &regs->nwcfg);
  343. clk_rate = ZYNQ_GEM_FREQUENCY_1000;
  344. break;
  345. case SPEED_100:
  346. writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100,
  347. &regs->nwcfg);
  348. clk_rate = ZYNQ_GEM_FREQUENCY_100;
  349. break;
  350. case SPEED_10:
  351. clk_rate = ZYNQ_GEM_FREQUENCY_10;
  352. break;
  353. }
  354. /* Change the rclk and clk only not using EMIO interface */
  355. if (!priv->emio)
  356. zynq_slcr_gem_clk_setup(dev->iobase !=
  357. ZYNQ_GEM_BASEADDR0, clk_rate);
  358. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  359. ZYNQ_GEM_NWCTRL_TXEN_MASK);
  360. return 0;
  361. }
  362. static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
  363. bool set, unsigned int timeout)
  364. {
  365. u32 val;
  366. unsigned long start = get_timer(0);
  367. while (1) {
  368. val = readl(reg);
  369. if (!set)
  370. val = ~val;
  371. if ((val & mask) == mask)
  372. return 0;
  373. if (get_timer(start) > timeout)
  374. break;
  375. udelay(1);
  376. }
  377. debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
  378. func, reg, mask, set);
  379. return -ETIMEDOUT;
  380. }
  381. static int zynq_gem_send(struct eth_device *dev, void *ptr, int len)
  382. {
  383. u32 addr, size;
  384. struct zynq_gem_priv *priv = dev->priv;
  385. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  386. struct emac_bd *current_bd = &priv->tx_bd[1];
  387. /* Setup Tx BD */
  388. memset(priv->tx_bd, 0, sizeof(struct emac_bd));
  389. priv->tx_bd->addr = (ulong)ptr;
  390. priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
  391. ZYNQ_GEM_TXBUF_LAST_MASK;
  392. /* Dummy descriptor to mark it as the last in descriptor chain */
  393. current_bd->addr = 0x0;
  394. current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  395. ZYNQ_GEM_TXBUF_LAST_MASK|
  396. ZYNQ_GEM_TXBUF_USED_MASK;
  397. /* setup BD */
  398. writel((ulong)priv->tx_bd, &regs->txqbase);
  399. addr = (ulong) ptr;
  400. addr &= ~(ARCH_DMA_MINALIGN - 1);
  401. size = roundup(len, ARCH_DMA_MINALIGN);
  402. flush_dcache_range(addr, addr + size);
  403. addr = (ulong)priv->rxbuffers;
  404. addr &= ~(ARCH_DMA_MINALIGN - 1);
  405. size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
  406. flush_dcache_range(addr, addr + size);
  407. barrier();
  408. /* Start transmit */
  409. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
  410. /* Read TX BD status */
  411. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
  412. printf("TX buffers exhausted in mid frame\n");
  413. return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
  414. true, 20000);
  415. }
  416. /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
  417. static int zynq_gem_recv(struct eth_device *dev)
  418. {
  419. int frame_len;
  420. struct zynq_gem_priv *priv = dev->priv;
  421. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  422. struct emac_bd *first_bd;
  423. if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
  424. return 0;
  425. if (!(current_bd->status &
  426. (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
  427. printf("GEM: SOF or EOF not set for last buffer received!\n");
  428. return 0;
  429. }
  430. frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
  431. if (frame_len) {
  432. u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
  433. addr &= ~(ARCH_DMA_MINALIGN - 1);
  434. net_process_received_packet((u8 *)(ulong)addr, frame_len);
  435. if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
  436. priv->rx_first_buf = priv->rxbd_current;
  437. else {
  438. current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  439. current_bd->status = 0xF0000000; /* FIXME */
  440. }
  441. if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
  442. first_bd = &priv->rx_bd[priv->rx_first_buf];
  443. first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  444. first_bd->status = 0xF0000000;
  445. }
  446. if ((++priv->rxbd_current) >= RX_BUF)
  447. priv->rxbd_current = 0;
  448. }
  449. return frame_len;
  450. }
  451. static void zynq_gem_halt(struct eth_device *dev)
  452. {
  453. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  454. clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  455. ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
  456. }
  457. static int zynq_gem_miiphyread(const char *devname, uchar addr,
  458. uchar reg, ushort *val)
  459. {
  460. struct eth_device *dev = eth_get_dev();
  461. int ret;
  462. ret = phyread(dev, addr, reg, val);
  463. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val);
  464. return ret;
  465. }
  466. static int zynq_gem_miiphy_write(const char *devname, uchar addr,
  467. uchar reg, ushort val)
  468. {
  469. struct eth_device *dev = eth_get_dev();
  470. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val);
  471. return phywrite(dev, addr, reg, val);
  472. }
  473. int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr,
  474. int phy_addr, u32 emio)
  475. {
  476. struct eth_device *dev;
  477. struct zynq_gem_priv *priv;
  478. void *bd_space;
  479. dev = calloc(1, sizeof(*dev));
  480. if (dev == NULL)
  481. return -1;
  482. dev->priv = calloc(1, sizeof(struct zynq_gem_priv));
  483. if (dev->priv == NULL) {
  484. free(dev);
  485. return -1;
  486. }
  487. priv = dev->priv;
  488. /* Align rxbuffers to ARCH_DMA_MINALIGN */
  489. priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
  490. memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
  491. /* Align bd_space to MMU_SECTION_SHIFT */
  492. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  493. mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
  494. BD_SPACE, DCACHE_OFF);
  495. /* Initialize the bd spaces for tx and rx bd's */
  496. priv->tx_bd = (struct emac_bd *)bd_space;
  497. priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
  498. priv->phyaddr = phy_addr;
  499. priv->emio = emio;
  500. #ifndef CONFIG_ZYNQ_GEM_INTERFACE
  501. priv->interface = PHY_INTERFACE_MODE_MII;
  502. #else
  503. priv->interface = CONFIG_ZYNQ_GEM_INTERFACE;
  504. #endif
  505. sprintf(dev->name, "Gem.%lx", base_addr);
  506. dev->iobase = base_addr;
  507. dev->init = zynq_gem_init;
  508. dev->halt = zynq_gem_halt;
  509. dev->send = zynq_gem_send;
  510. dev->recv = zynq_gem_recv;
  511. dev->write_hwaddr = zynq_gem_setup_mac;
  512. eth_register(dev);
  513. miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
  514. priv->bus = miiphy_get_dev_by_name(dev->name);
  515. return 1;
  516. }
  517. #if CONFIG_IS_ENABLED(OF_CONTROL)
  518. int zynq_gem_of_init(const void *blob)
  519. {
  520. int offset = 0;
  521. u32 ret = 0;
  522. u32 reg, phy_reg;
  523. debug("ZYNQ GEM: Initialization\n");
  524. do {
  525. offset = fdt_node_offset_by_compatible(blob, offset,
  526. "xlnx,ps7-ethernet-1.00.a");
  527. if (offset != -1) {
  528. reg = fdtdec_get_addr(blob, offset, "reg");
  529. if (reg != FDT_ADDR_T_NONE) {
  530. offset = fdtdec_lookup_phandle(blob, offset,
  531. "phy-handle");
  532. if (offset != -1)
  533. phy_reg = fdtdec_get_addr(blob, offset,
  534. "reg");
  535. else
  536. phy_reg = 0;
  537. debug("ZYNQ GEM: addr %x, phyaddr %x\n",
  538. reg, phy_reg);
  539. ret |= zynq_gem_initialize(NULL, reg,
  540. phy_reg, 0);
  541. } else {
  542. debug("ZYNQ GEM: Can't get base address\n");
  543. return -1;
  544. }
  545. }
  546. } while (offset != -1);
  547. return ret;
  548. }
  549. #endif