mxsmmc.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * Freescale i.MX28 SSP MMC driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  9. * Terry Lv
  10. *
  11. * Copyright 2007, Freescale Semiconductor, Inc
  12. * Andy Fleming
  13. *
  14. * Based vaguely on the pxa mmc code:
  15. * (C) Copyright 2003
  16. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  17. *
  18. * See file CREDITS for list of people who contributed to this
  19. * project.
  20. *
  21. * This program is free software; you can redistribute it and/or
  22. * modify it under the terms of the GNU General Public License as
  23. * published by the Free Software Foundation; either version 2 of
  24. * the License, or (at your option) any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program; if not, write to the Free Software
  33. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  34. * MA 02111-1307 USA
  35. */
  36. #include <common.h>
  37. #include <malloc.h>
  38. #include <mmc.h>
  39. #include <asm/errno.h>
  40. #include <asm/io.h>
  41. #include <asm/arch/clock.h>
  42. #include <asm/arch/imx-regs.h>
  43. #include <asm/arch/sys_proto.h>
  44. struct mxsmmc_priv {
  45. int id;
  46. struct mx28_ssp_regs *regs;
  47. uint32_t clkseq_bypass;
  48. uint32_t *clkctrl_ssp;
  49. uint32_t buswidth;
  50. int (*mmc_is_wp)(int);
  51. };
  52. #define MXSMMC_MAX_TIMEOUT 10000
  53. /*
  54. * Sends a command out on the bus. Takes the mmc pointer,
  55. * a command pointer, and an optional data pointer.
  56. */
  57. static int
  58. mxsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  59. {
  60. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  61. struct mx28_ssp_regs *ssp_regs = priv->regs;
  62. uint32_t reg;
  63. int timeout;
  64. uint32_t data_count;
  65. uint32_t *data_ptr;
  66. uint32_t ctrl0;
  67. debug("MMC%d: CMD%d\n", mmc->block_dev.dev, cmd->cmdidx);
  68. /* Check bus busy */
  69. timeout = MXSMMC_MAX_TIMEOUT;
  70. while (--timeout) {
  71. udelay(1000);
  72. reg = readl(&ssp_regs->hw_ssp_status);
  73. if (!(reg &
  74. (SSP_STATUS_BUSY | SSP_STATUS_DATA_BUSY |
  75. SSP_STATUS_CMD_BUSY))) {
  76. break;
  77. }
  78. }
  79. if (!timeout) {
  80. printf("MMC%d: Bus busy timeout!\n", mmc->block_dev.dev);
  81. return TIMEOUT;
  82. }
  83. /* See if card is present */
  84. if (readl(&ssp_regs->hw_ssp_status) & SSP_STATUS_CARD_DETECT) {
  85. printf("MMC%d: No card detected!\n", mmc->block_dev.dev);
  86. return NO_CARD_ERR;
  87. }
  88. /* Start building CTRL0 contents */
  89. ctrl0 = priv->buswidth;
  90. /* Set up command */
  91. if (!(cmd->resp_type & MMC_RSP_CRC))
  92. ctrl0 |= SSP_CTRL0_IGNORE_CRC;
  93. if (cmd->resp_type & MMC_RSP_PRESENT) /* Need to get response */
  94. ctrl0 |= SSP_CTRL0_GET_RESP;
  95. if (cmd->resp_type & MMC_RSP_136) /* It's a 136 bits response */
  96. ctrl0 |= SSP_CTRL0_LONG_RESP;
  97. /* Command index */
  98. reg = readl(&ssp_regs->hw_ssp_cmd0);
  99. reg &= ~(SSP_CMD0_CMD_MASK | SSP_CMD0_APPEND_8CYC);
  100. reg |= cmd->cmdidx << SSP_CMD0_CMD_OFFSET;
  101. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  102. reg |= SSP_CMD0_APPEND_8CYC;
  103. writel(reg, &ssp_regs->hw_ssp_cmd0);
  104. /* Command argument */
  105. writel(cmd->cmdarg, &ssp_regs->hw_ssp_cmd1);
  106. /* Set up data */
  107. if (data) {
  108. /* READ or WRITE */
  109. if (data->flags & MMC_DATA_READ) {
  110. ctrl0 |= SSP_CTRL0_READ;
  111. } else if (priv->mmc_is_wp(mmc->block_dev.dev)) {
  112. printf("MMC%d: Can not write a locked card!\n",
  113. mmc->block_dev.dev);
  114. return UNUSABLE_ERR;
  115. }
  116. ctrl0 |= SSP_CTRL0_DATA_XFER;
  117. reg = ((data->blocks - 1) <<
  118. SSP_BLOCK_SIZE_BLOCK_COUNT_OFFSET) |
  119. ((ffs(data->blocksize) - 1) <<
  120. SSP_BLOCK_SIZE_BLOCK_SIZE_OFFSET);
  121. writel(reg, &ssp_regs->hw_ssp_block_size);
  122. reg = data->blocksize * data->blocks;
  123. writel(reg, &ssp_regs->hw_ssp_xfer_size);
  124. }
  125. /* Kick off the command */
  126. ctrl0 |= SSP_CTRL0_WAIT_FOR_IRQ | SSP_CTRL0_ENABLE | SSP_CTRL0_RUN;
  127. writel(ctrl0, &ssp_regs->hw_ssp_ctrl0);
  128. /* Wait for the command to complete */
  129. timeout = MXSMMC_MAX_TIMEOUT;
  130. while (--timeout) {
  131. udelay(1000);
  132. reg = readl(&ssp_regs->hw_ssp_status);
  133. if (!(reg & SSP_STATUS_CMD_BUSY))
  134. break;
  135. }
  136. if (!timeout) {
  137. printf("MMC%d: Command %d busy\n",
  138. mmc->block_dev.dev, cmd->cmdidx);
  139. return TIMEOUT;
  140. }
  141. /* Check command timeout */
  142. if (reg & SSP_STATUS_RESP_TIMEOUT) {
  143. printf("MMC%d: Command %d timeout (status 0x%08x)\n",
  144. mmc->block_dev.dev, cmd->cmdidx, reg);
  145. return TIMEOUT;
  146. }
  147. /* Check command errors */
  148. if (reg & (SSP_STATUS_RESP_CRC_ERR | SSP_STATUS_RESP_ERR)) {
  149. printf("MMC%d: Command %d error (status 0x%08x)!\n",
  150. mmc->block_dev.dev, cmd->cmdidx, reg);
  151. return COMM_ERR;
  152. }
  153. /* Copy response to response buffer */
  154. if (cmd->resp_type & MMC_RSP_136) {
  155. cmd->response[3] = readl(&ssp_regs->hw_ssp_sdresp0);
  156. cmd->response[2] = readl(&ssp_regs->hw_ssp_sdresp1);
  157. cmd->response[1] = readl(&ssp_regs->hw_ssp_sdresp2);
  158. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp3);
  159. } else
  160. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp0);
  161. /* Return if no data to process */
  162. if (!data)
  163. return 0;
  164. /* Process the data */
  165. data_count = data->blocksize * data->blocks;
  166. timeout = MXSMMC_MAX_TIMEOUT;
  167. if (data->flags & MMC_DATA_READ) {
  168. data_ptr = (uint32_t *)data->dest;
  169. while (data_count && --timeout) {
  170. reg = readl(&ssp_regs->hw_ssp_status);
  171. if (!(reg & SSP_STATUS_FIFO_EMPTY)) {
  172. *data_ptr++ = readl(&ssp_regs->hw_ssp_data);
  173. data_count -= 4;
  174. timeout = MXSMMC_MAX_TIMEOUT;
  175. } else
  176. udelay(1000);
  177. }
  178. } else {
  179. data_ptr = (uint32_t *)data->src;
  180. timeout *= 100;
  181. while (data_count && --timeout) {
  182. reg = readl(&ssp_regs->hw_ssp_status);
  183. if (!(reg & SSP_STATUS_FIFO_FULL)) {
  184. writel(*data_ptr++, &ssp_regs->hw_ssp_data);
  185. data_count -= 4;
  186. timeout = MXSMMC_MAX_TIMEOUT;
  187. } else
  188. udelay(1000);
  189. }
  190. }
  191. if (!timeout) {
  192. printf("MMC%d: Data timeout with command %d (status 0x%08x)!\n",
  193. mmc->block_dev.dev, cmd->cmdidx, reg);
  194. return COMM_ERR;
  195. }
  196. /* Check data errors */
  197. reg = readl(&ssp_regs->hw_ssp_status);
  198. if (reg &
  199. (SSP_STATUS_TIMEOUT | SSP_STATUS_DATA_CRC_ERR |
  200. SSP_STATUS_FIFO_OVRFLW | SSP_STATUS_FIFO_UNDRFLW)) {
  201. printf("MMC%d: Data error with command %d (status 0x%08x)!\n",
  202. mmc->block_dev.dev, cmd->cmdidx, reg);
  203. return COMM_ERR;
  204. }
  205. return 0;
  206. }
  207. static void mxsmmc_set_ios(struct mmc *mmc)
  208. {
  209. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  210. struct mx28_ssp_regs *ssp_regs = priv->regs;
  211. /* Set the clock speed */
  212. if (mmc->clock)
  213. mx28_set_ssp_busclock(priv->id, mmc->clock / 1000);
  214. switch (mmc->bus_width) {
  215. case 1:
  216. priv->buswidth = SSP_CTRL0_BUS_WIDTH_ONE_BIT;
  217. break;
  218. case 4:
  219. priv->buswidth = SSP_CTRL0_BUS_WIDTH_FOUR_BIT;
  220. break;
  221. case 8:
  222. priv->buswidth = SSP_CTRL0_BUS_WIDTH_EIGHT_BIT;
  223. break;
  224. }
  225. /* Set the bus width */
  226. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl0,
  227. SSP_CTRL0_BUS_WIDTH_MASK, priv->buswidth);
  228. debug("MMC%d: Set %d bits bus width\n",
  229. mmc->block_dev.dev, mmc->bus_width);
  230. }
  231. static int mxsmmc_init(struct mmc *mmc)
  232. {
  233. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  234. struct mx28_ssp_regs *ssp_regs = priv->regs;
  235. /* Reset SSP */
  236. mx28_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  237. /* 8 bits word length in MMC mode */
  238. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl1,
  239. SSP_CTRL1_SSP_MODE_MASK | SSP_CTRL1_WORD_LENGTH_MASK,
  240. SSP_CTRL1_SSP_MODE_SD_MMC | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS);
  241. /* Set initial bit clock 400 KHz */
  242. mx28_set_ssp_busclock(priv->id, 400);
  243. /* Send initial 74 clock cycles (185 us @ 400 KHz)*/
  244. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_set);
  245. udelay(200);
  246. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_clr);
  247. return 0;
  248. }
  249. int mxsmmc_initialize(bd_t *bis, int id, int (*wp)(int))
  250. {
  251. struct mx28_clkctrl_regs *clkctrl_regs =
  252. (struct mx28_clkctrl_regs *)MXS_CLKCTRL_BASE;
  253. struct mmc *mmc = NULL;
  254. struct mxsmmc_priv *priv = NULL;
  255. mmc = malloc(sizeof(struct mmc));
  256. if (!mmc)
  257. return -ENOMEM;
  258. priv = malloc(sizeof(struct mxsmmc_priv));
  259. if (!priv) {
  260. free(mmc);
  261. return -ENOMEM;
  262. }
  263. priv->mmc_is_wp = wp;
  264. priv->id = id;
  265. switch (id) {
  266. case 0:
  267. priv->regs = (struct mx28_ssp_regs *)MXS_SSP0_BASE;
  268. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP0;
  269. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp0;
  270. break;
  271. case 1:
  272. priv->regs = (struct mx28_ssp_regs *)MXS_SSP1_BASE;
  273. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP1;
  274. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp1;
  275. break;
  276. case 2:
  277. priv->regs = (struct mx28_ssp_regs *)MXS_SSP2_BASE;
  278. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP2;
  279. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp2;
  280. break;
  281. case 3:
  282. priv->regs = (struct mx28_ssp_regs *)MXS_SSP3_BASE;
  283. priv->clkseq_bypass = CLKCTRL_CLKSEQ_BYPASS_SSP3;
  284. priv->clkctrl_ssp = &clkctrl_regs->hw_clkctrl_ssp3;
  285. break;
  286. }
  287. sprintf(mmc->name, "MXS MMC");
  288. mmc->send_cmd = mxsmmc_send_cmd;
  289. mmc->set_ios = mxsmmc_set_ios;
  290. mmc->init = mxsmmc_init;
  291. mmc->getcd = NULL;
  292. mmc->priv = priv;
  293. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  294. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT |
  295. MMC_MODE_HS_52MHz | MMC_MODE_HS;
  296. /*
  297. * SSPCLK = 480 * 18 / 29 / 1 = 297.731 MHz
  298. * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)),
  299. * CLOCK_DIVIDE has to be an even value from 2 to 254, and
  300. * CLOCK_RATE could be any integer from 0 to 255.
  301. */
  302. mmc->f_min = 400000;
  303. mmc->f_max = mxc_get_clock(MXC_SSP0_CLK + id) * 1000 / 2;
  304. mmc->b_max = 0;
  305. mmc_register(mmc);
  306. return 0;
  307. }