sh_qspi.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * SH QSPI (Quad SPI) driver
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0
  8. */
  9. #include <common.h>
  10. #include <malloc.h>
  11. #include <spi.h>
  12. #include <asm/arch/rmobile.h>
  13. #include <asm/io.h>
  14. /* SH QSPI register bit masks <REG>_<BIT> */
  15. #define SPCR_MSTR 0x08
  16. #define SPCR_SPE 0x40
  17. #define SPSR_SPRFF 0x80
  18. #define SPSR_SPTEF 0x20
  19. #define SPPCR_IO3FV 0x04
  20. #define SPPCR_IO2FV 0x02
  21. #define SPPCR_IO1FV 0x01
  22. #define SPBDCR_RXBC0 (1 << 0)
  23. #define SPCMD_SCKDEN (1 << 15)
  24. #define SPCMD_SLNDEN (1 << 14)
  25. #define SPCMD_SPNDEN (1 << 13)
  26. #define SPCMD_SSLKP (1 << 7)
  27. #define SPCMD_BRDV0 (1 << 2)
  28. #define SPCMD_INIT1 SPCMD_SCKDEN | SPCMD_SLNDEN | \
  29. SPCMD_SPNDEN | SPCMD_SSLKP | \
  30. SPCMD_BRDV0
  31. #define SPCMD_INIT2 SPCMD_SPNDEN | SPCMD_SSLKP | \
  32. SPCMD_BRDV0
  33. #define SPBFCR_TXRST (1 << 7)
  34. #define SPBFCR_RXRST (1 << 6)
  35. /* SH QSPI register set */
  36. struct sh_qspi_regs {
  37. unsigned char spcr;
  38. unsigned char sslp;
  39. unsigned char sppcr;
  40. unsigned char spsr;
  41. unsigned long spdr;
  42. unsigned char spscr;
  43. unsigned char spssr;
  44. unsigned char spbr;
  45. unsigned char spdcr;
  46. unsigned char spckd;
  47. unsigned char sslnd;
  48. unsigned char spnd;
  49. unsigned char dummy0;
  50. unsigned short spcmd0;
  51. unsigned short spcmd1;
  52. unsigned short spcmd2;
  53. unsigned short spcmd3;
  54. unsigned char spbfcr;
  55. unsigned char dummy1;
  56. unsigned short spbdcr;
  57. unsigned long spbmul0;
  58. unsigned long spbmul1;
  59. unsigned long spbmul2;
  60. unsigned long spbmul3;
  61. };
  62. struct sh_qspi_slave {
  63. struct spi_slave slave;
  64. struct sh_qspi_regs *regs;
  65. };
  66. static inline struct sh_qspi_slave *to_sh_qspi(struct spi_slave *slave)
  67. {
  68. return container_of(slave, struct sh_qspi_slave, slave);
  69. }
  70. static void sh_qspi_init(struct sh_qspi_slave *ss)
  71. {
  72. /* QSPI initialize */
  73. /* Set master mode only */
  74. writeb(SPCR_MSTR, &ss->regs->spcr);
  75. /* Set SSL signal level */
  76. writeb(0x00, &ss->regs->sslp);
  77. /* Set MOSI signal value when transfer is in idle state */
  78. writeb(SPPCR_IO3FV|SPPCR_IO2FV, &ss->regs->sppcr);
  79. /* Set bit rate. See 58.3.8 Quad Serial Peripheral Interface */
  80. writeb(0x01, &ss->regs->spbr);
  81. /* Disable Dummy Data Transmission */
  82. writeb(0x00, &ss->regs->spdcr);
  83. /* Set clock delay value */
  84. writeb(0x00, &ss->regs->spckd);
  85. /* Set SSL negation delay value */
  86. writeb(0x00, &ss->regs->sslnd);
  87. /* Set next-access delay value */
  88. writeb(0x00, &ss->regs->spnd);
  89. /* Set equence command */
  90. writew(SPCMD_INIT2, &ss->regs->spcmd0);
  91. /* Reset transfer and receive Buffer */
  92. setbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  93. /* Clear transfer and receive Buffer control bit */
  94. clrbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  95. /* Set equence control method. Use equence0 only */
  96. writeb(0x00, &ss->regs->spscr);
  97. /* Enable SPI function */
  98. setbits_8(&ss->regs->spcr, SPCR_SPE);
  99. }
  100. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  101. {
  102. return 1;
  103. }
  104. void spi_cs_activate(struct spi_slave *slave)
  105. {
  106. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  107. /* Set master mode only */
  108. writeb(SPCR_MSTR, &ss->regs->spcr);
  109. /* Set command */
  110. writew(SPCMD_INIT1, &ss->regs->spcmd0);
  111. /* Reset transfer and receive Buffer */
  112. setbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  113. /* Clear transfer and receive Buffer control bit */
  114. clrbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  115. /* Set equence control method. Use equence0 only */
  116. writeb(0x00, &ss->regs->spscr);
  117. /* Enable SPI function */
  118. setbits_8(&ss->regs->spcr, SPCR_SPE);
  119. }
  120. void spi_cs_deactivate(struct spi_slave *slave)
  121. {
  122. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  123. /* Disable SPI Function */
  124. clrbits_8(&ss->regs->spcr, SPCR_SPE);
  125. }
  126. void spi_init(void)
  127. {
  128. /* nothing to do */
  129. }
  130. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  131. unsigned int max_hz, unsigned int mode)
  132. {
  133. struct sh_qspi_slave *ss;
  134. if (!spi_cs_is_valid(bus, cs))
  135. return NULL;
  136. ss = spi_alloc_slave(struct sh_qspi_slave, bus, cs);
  137. if (!ss) {
  138. printf("SPI_error: Fail to allocate sh_qspi_slave\n");
  139. return NULL;
  140. }
  141. ss->regs = (struct sh_qspi_regs *)SH_QSPI_BASE;
  142. /* Init SH QSPI */
  143. sh_qspi_init(ss);
  144. return &ss->slave;
  145. }
  146. void spi_free_slave(struct spi_slave *slave)
  147. {
  148. struct sh_qspi_slave *spi = to_sh_qspi(slave);
  149. free(spi);
  150. }
  151. int spi_claim_bus(struct spi_slave *slave)
  152. {
  153. return 0;
  154. }
  155. void spi_release_bus(struct spi_slave *slave)
  156. {
  157. }
  158. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  159. void *din, unsigned long flags)
  160. {
  161. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  162. unsigned long nbyte;
  163. int ret = 0;
  164. unsigned char dtdata = 0, drdata;
  165. unsigned char *tdata = &dtdata, *rdata = &drdata;
  166. unsigned long *spbmul0 = &ss->regs->spbmul0;
  167. if (dout == NULL && din == NULL) {
  168. if (flags & SPI_XFER_END)
  169. spi_cs_deactivate(slave);
  170. return 0;
  171. }
  172. if (bitlen % 8) {
  173. printf("%s: bitlen is not 8bit alined %d", __func__, bitlen);
  174. return 1;
  175. }
  176. nbyte = bitlen / 8;
  177. if (flags & SPI_XFER_BEGIN) {
  178. spi_cs_activate(slave);
  179. /* Set 1048576 byte */
  180. writel(0x100000, spbmul0);
  181. }
  182. if (flags & SPI_XFER_END)
  183. writel(nbyte, spbmul0);
  184. if (dout != NULL)
  185. tdata = (unsigned char *)dout;
  186. if (din != NULL)
  187. rdata = din;
  188. while (nbyte > 0) {
  189. while (!(readb(&ss->regs->spsr) & SPSR_SPTEF)) {
  190. if (ctrlc()) {
  191. puts("abort\n");
  192. return 1;
  193. }
  194. udelay(10);
  195. }
  196. writeb(*tdata, (unsigned char *)(&ss->regs->spdr));
  197. while ((readw(&ss->regs->spbdcr) != SPBDCR_RXBC0)) {
  198. if (ctrlc()) {
  199. puts("abort\n");
  200. return 1;
  201. }
  202. udelay(1);
  203. }
  204. while (!(readb(&ss->regs->spsr) & SPSR_SPRFF)) {
  205. if (ctrlc()) {
  206. puts("abort\n");
  207. return 1;
  208. }
  209. udelay(10);
  210. }
  211. *rdata = readb((unsigned char *)(&ss->regs->spdr));
  212. if (dout != NULL)
  213. tdata++;
  214. if (din != NULL)
  215. rdata++;
  216. nbyte--;
  217. }
  218. if (flags & SPI_XFER_END)
  219. spi_cs_deactivate(slave);
  220. return ret;
  221. }