sdhci.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Copyright 2011, Marvell Semiconductor Inc.
  3. * Lei Wen <leiwen@marvell.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * Back ported to the 8xx platform (from the 8260 platform) by
  8. * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
  9. */
  10. #ifndef __SDHCI_HW_H
  11. #define __SDHCI_HW_H
  12. #include <asm/io.h>
  13. #include <mmc.h>
  14. /*
  15. * Controller registers
  16. */
  17. #define SDHCI_DMA_ADDRESS 0x00
  18. #define SDHCI_BLOCK_SIZE 0x04
  19. #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
  20. #define SDHCI_BLOCK_COUNT 0x06
  21. #define SDHCI_ARGUMENT 0x08
  22. #define SDHCI_TRANSFER_MODE 0x0C
  23. #define SDHCI_TRNS_DMA 0x01
  24. #define SDHCI_TRNS_BLK_CNT_EN 0x02
  25. #define SDHCI_TRNS_ACMD12 0x04
  26. #define SDHCI_TRNS_READ 0x10
  27. #define SDHCI_TRNS_MULTI 0x20
  28. #define SDHCI_COMMAND 0x0E
  29. #define SDHCI_CMD_RESP_MASK 0x03
  30. #define SDHCI_CMD_CRC 0x08
  31. #define SDHCI_CMD_INDEX 0x10
  32. #define SDHCI_CMD_DATA 0x20
  33. #define SDHCI_CMD_ABORTCMD 0xC0
  34. #define SDHCI_CMD_RESP_NONE 0x00
  35. #define SDHCI_CMD_RESP_LONG 0x01
  36. #define SDHCI_CMD_RESP_SHORT 0x02
  37. #define SDHCI_CMD_RESP_SHORT_BUSY 0x03
  38. #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
  39. #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
  40. #define SDHCI_RESPONSE 0x10
  41. #define SDHCI_BUFFER 0x20
  42. #define SDHCI_PRESENT_STATE 0x24
  43. #define SDHCI_CMD_INHIBIT 0x00000001
  44. #define SDHCI_DATA_INHIBIT 0x00000002
  45. #define SDHCI_DOING_WRITE 0x00000100
  46. #define SDHCI_DOING_READ 0x00000200
  47. #define SDHCI_SPACE_AVAILABLE 0x00000400
  48. #define SDHCI_DATA_AVAILABLE 0x00000800
  49. #define SDHCI_CARD_PRESENT 0x00010000
  50. #define SDHCI_CARD_STATE_STABLE 0x00020000
  51. #define SDHCI_CARD_DETECT_PIN_LEVEL 0x00040000
  52. #define SDHCI_WRITE_PROTECT 0x00080000
  53. #define SDHCI_HOST_CONTROL 0x28
  54. #define SDHCI_CTRL_LED 0x01
  55. #define SDHCI_CTRL_4BITBUS 0x02
  56. #define SDHCI_CTRL_HISPD 0x04
  57. #define SDHCI_CTRL_DMA_MASK 0x18
  58. #define SDHCI_CTRL_SDMA 0x00
  59. #define SDHCI_CTRL_ADMA1 0x08
  60. #define SDHCI_CTRL_ADMA32 0x10
  61. #define SDHCI_CTRL_ADMA64 0x18
  62. #define SDHCI_CTRL_8BITBUS 0x20
  63. #define SDHCI_CTRL_CD_TEST_INS 0x40
  64. #define SDHCI_CTRL_CD_TEST 0x80
  65. #define SDHCI_POWER_CONTROL 0x29
  66. #define SDHCI_POWER_ON 0x01
  67. #define SDHCI_POWER_180 0x0A
  68. #define SDHCI_POWER_300 0x0C
  69. #define SDHCI_POWER_330 0x0E
  70. #define SDHCI_BLOCK_GAP_CONTROL 0x2A
  71. #define SDHCI_WAKE_UP_CONTROL 0x2B
  72. #define SDHCI_WAKE_ON_INT 0x01
  73. #define SDHCI_WAKE_ON_INSERT 0x02
  74. #define SDHCI_WAKE_ON_REMOVE 0x04
  75. #define SDHCI_CLOCK_CONTROL 0x2C
  76. #define SDHCI_DIVIDER_SHIFT 8
  77. #define SDHCI_DIVIDER_HI_SHIFT 6
  78. #define SDHCI_DIV_MASK 0xFF
  79. #define SDHCI_DIV_MASK_LEN 8
  80. #define SDHCI_DIV_HI_MASK 0x300
  81. #define SDHCI_CLOCK_CARD_EN 0x0004
  82. #define SDHCI_CLOCK_INT_STABLE 0x0002
  83. #define SDHCI_CLOCK_INT_EN 0x0001
  84. #define SDHCI_TIMEOUT_CONTROL 0x2E
  85. #define SDHCI_SOFTWARE_RESET 0x2F
  86. #define SDHCI_RESET_ALL 0x01
  87. #define SDHCI_RESET_CMD 0x02
  88. #define SDHCI_RESET_DATA 0x04
  89. #define SDHCI_INT_STATUS 0x30
  90. #define SDHCI_INT_ENABLE 0x34
  91. #define SDHCI_SIGNAL_ENABLE 0x38
  92. #define SDHCI_INT_RESPONSE 0x00000001
  93. #define SDHCI_INT_DATA_END 0x00000002
  94. #define SDHCI_INT_DMA_END 0x00000008
  95. #define SDHCI_INT_SPACE_AVAIL 0x00000010
  96. #define SDHCI_INT_DATA_AVAIL 0x00000020
  97. #define SDHCI_INT_CARD_INSERT 0x00000040
  98. #define SDHCI_INT_CARD_REMOVE 0x00000080
  99. #define SDHCI_INT_CARD_INT 0x00000100
  100. #define SDHCI_INT_ERROR 0x00008000
  101. #define SDHCI_INT_TIMEOUT 0x00010000
  102. #define SDHCI_INT_CRC 0x00020000
  103. #define SDHCI_INT_END_BIT 0x00040000
  104. #define SDHCI_INT_INDEX 0x00080000
  105. #define SDHCI_INT_DATA_TIMEOUT 0x00100000
  106. #define SDHCI_INT_DATA_CRC 0x00200000
  107. #define SDHCI_INT_DATA_END_BIT 0x00400000
  108. #define SDHCI_INT_BUS_POWER 0x00800000
  109. #define SDHCI_INT_ACMD12ERR 0x01000000
  110. #define SDHCI_INT_ADMA_ERROR 0x02000000
  111. #define SDHCI_INT_NORMAL_MASK 0x00007FFF
  112. #define SDHCI_INT_ERROR_MASK 0xFFFF8000
  113. #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
  114. SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
  115. #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
  116. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
  117. SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
  118. SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
  119. #define SDHCI_INT_ALL_MASK ((unsigned int)-1)
  120. #define SDHCI_ACMD12_ERR 0x3C
  121. /* 3E-3F reserved */
  122. #define SDHCI_CAPABILITIES 0x40
  123. #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
  124. #define SDHCI_TIMEOUT_CLK_SHIFT 0
  125. #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
  126. #define SDHCI_CLOCK_BASE_MASK 0x00003F00
  127. #define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
  128. #define SDHCI_CLOCK_BASE_SHIFT 8
  129. #define SDHCI_MAX_BLOCK_MASK 0x00030000
  130. #define SDHCI_MAX_BLOCK_SHIFT 16
  131. #define SDHCI_CAN_DO_8BIT 0x00040000
  132. #define SDHCI_CAN_DO_ADMA2 0x00080000
  133. #define SDHCI_CAN_DO_ADMA1 0x00100000
  134. #define SDHCI_CAN_DO_HISPD 0x00200000
  135. #define SDHCI_CAN_DO_SDMA 0x00400000
  136. #define SDHCI_CAN_VDD_330 0x01000000
  137. #define SDHCI_CAN_VDD_300 0x02000000
  138. #define SDHCI_CAN_VDD_180 0x04000000
  139. #define SDHCI_CAN_64BIT 0x10000000
  140. #define SDHCI_CAPABILITIES_1 0x44
  141. #define SDHCI_MAX_CURRENT 0x48
  142. /* 4C-4F reserved for more max current */
  143. #define SDHCI_SET_ACMD12_ERROR 0x50
  144. #define SDHCI_SET_INT_ERROR 0x52
  145. #define SDHCI_ADMA_ERROR 0x54
  146. /* 55-57 reserved */
  147. #define SDHCI_ADMA_ADDRESS 0x58
  148. /* 60-FB reserved */
  149. #define SDHCI_SLOT_INT_STATUS 0xFC
  150. #define SDHCI_HOST_VERSION 0xFE
  151. #define SDHCI_VENDOR_VER_MASK 0xFF00
  152. #define SDHCI_VENDOR_VER_SHIFT 8
  153. #define SDHCI_SPEC_VER_MASK 0x00FF
  154. #define SDHCI_SPEC_VER_SHIFT 0
  155. #define SDHCI_SPEC_100 0
  156. #define SDHCI_SPEC_200 1
  157. #define SDHCI_SPEC_300 2
  158. #define SDHCI_GET_VERSION(x) (x->version & SDHCI_SPEC_VER_MASK)
  159. /*
  160. * End of controller registers.
  161. */
  162. #define SDHCI_MAX_DIV_SPEC_200 256
  163. #define SDHCI_MAX_DIV_SPEC_300 2046
  164. /*
  165. * quirks
  166. */
  167. #define SDHCI_QUIRK_32BIT_DMA_ADDR (1 << 0)
  168. #define SDHCI_QUIRK_REG32_RW (1 << 1)
  169. #define SDHCI_QUIRK_BROKEN_R1B (1 << 2)
  170. #define SDHCI_QUIRK_NO_HISPD_BIT (1 << 3)
  171. #define SDHCI_QUIRK_BROKEN_VOLTAGE (1 << 4)
  172. #define SDHCI_QUIRK_NO_CD (1 << 5)
  173. #define SDHCI_QUIRK_WAIT_SEND_CMD (1 << 6)
  174. #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1 << 7)
  175. #define SDHCI_QUIRK_USE_WIDE8 (1 << 8)
  176. /* to make gcc happy */
  177. struct sdhci_host;
  178. /*
  179. * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
  180. */
  181. #define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
  182. #define SDHCI_DEFAULT_BOUNDARY_ARG (7)
  183. struct sdhci_ops {
  184. #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
  185. u32 (*read_l)(struct sdhci_host *host, int reg);
  186. u16 (*read_w)(struct sdhci_host *host, int reg);
  187. u8 (*read_b)(struct sdhci_host *host, int reg);
  188. void (*write_l)(struct sdhci_host *host, u32 val, int reg);
  189. void (*write_w)(struct sdhci_host *host, u16 val, int reg);
  190. void (*write_b)(struct sdhci_host *host, u8 val, int reg);
  191. #endif
  192. };
  193. struct sdhci_host {
  194. char *name;
  195. void *ioaddr;
  196. unsigned int quirks;
  197. unsigned int host_caps;
  198. unsigned int version;
  199. unsigned int clock;
  200. struct mmc *mmc;
  201. const struct sdhci_ops *ops;
  202. int index;
  203. void (*set_control_reg)(struct sdhci_host *host);
  204. void (*set_clock)(int dev_index, unsigned int div);
  205. uint voltages;
  206. };
  207. #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
  208. static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
  209. {
  210. if (unlikely(host->ops->write_l))
  211. host->ops->write_l(host, val, reg);
  212. else
  213. writel(val, host->ioaddr + reg);
  214. }
  215. static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
  216. {
  217. if (unlikely(host->ops->write_w))
  218. host->ops->write_w(host, val, reg);
  219. else
  220. writew(val, host->ioaddr + reg);
  221. }
  222. static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
  223. {
  224. if (unlikely(host->ops->write_b))
  225. host->ops->write_b(host, val, reg);
  226. else
  227. writeb(val, host->ioaddr + reg);
  228. }
  229. static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
  230. {
  231. if (unlikely(host->ops->read_l))
  232. return host->ops->read_l(host, reg);
  233. else
  234. return readl(host->ioaddr + reg);
  235. }
  236. static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
  237. {
  238. if (unlikely(host->ops->read_w))
  239. return host->ops->read_w(host, reg);
  240. else
  241. return readw(host->ioaddr + reg);
  242. }
  243. static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
  244. {
  245. if (unlikely(host->ops->read_b))
  246. return host->ops->read_b(host, reg);
  247. else
  248. return readb(host->ioaddr + reg);
  249. }
  250. #else
  251. static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
  252. {
  253. writel(val, host->ioaddr + reg);
  254. }
  255. static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
  256. {
  257. writew(val, host->ioaddr + reg);
  258. }
  259. static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
  260. {
  261. writeb(val, host->ioaddr + reg);
  262. }
  263. static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
  264. {
  265. return readl(host->ioaddr + reg);
  266. }
  267. static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
  268. {
  269. return readw(host->ioaddr + reg);
  270. }
  271. static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
  272. {
  273. return readb(host->ioaddr + reg);
  274. }
  275. #endif
  276. int add_sdhci(struct sdhci_host *host, u32 max_clk, u32 min_clk);
  277. #endif /* __SDHCI_HW_H */