mpc5xxx.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /*
  2. * include/asm-ppc/mpc5xxx.h
  3. *
  4. * Prototypes, etc. for the Motorola MGT5xxx/MPC5xxx
  5. * embedded cpu chips
  6. *
  7. * 2003 (c) MontaVista, Software, Inc.
  8. * Author: Dale Farnsworth <dfarnsworth@mvista.com>
  9. *
  10. * 2003 (C) Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #ifndef __ASMPPC_MPC5XXX_H
  31. #define __ASMPPC_MPC5XXX_H
  32. /* Processor name */
  33. #if defined(CONFIG_MPC5200)
  34. #define CPU_ID_STR "MPC5200"
  35. #elif defined(CONFIG_MGT5100)
  36. #define CPU_ID_STR "MGT5100"
  37. #endif
  38. /* Exception offsets (PowerPC standard) */
  39. #define EXC_OFF_SYS_RESET 0x0100
  40. /* useful macros for manipulating CSx_START/STOP */
  41. #if defined(CONFIG_MGT5100)
  42. #define START_REG(start) ((start) >> 15)
  43. #define STOP_REG(start, size) (((start) + (size) - 1) >> 15)
  44. #elif defined(CONFIG_MPC5200)
  45. #define START_REG(start) ((start) >> 16)
  46. #define STOP_REG(start, size) (((start) + (size) - 1) >> 16)
  47. #endif
  48. /* Internal memory map */
  49. #define MPC5XXX_CS0_START (CFG_MBAR + 0x0004)
  50. #define MPC5XXX_CS0_STOP (CFG_MBAR + 0x0008)
  51. #define MPC5XXX_CS1_START (CFG_MBAR + 0x000c)
  52. #define MPC5XXX_CS1_STOP (CFG_MBAR + 0x0010)
  53. #define MPC5XXX_CS2_START (CFG_MBAR + 0x0014)
  54. #define MPC5XXX_CS2_STOP (CFG_MBAR + 0x0018)
  55. #define MPC5XXX_CS3_START (CFG_MBAR + 0x001c)
  56. #define MPC5XXX_CS3_STOP (CFG_MBAR + 0x0020)
  57. #define MPC5XXX_CS4_START (CFG_MBAR + 0x0024)
  58. #define MPC5XXX_CS4_STOP (CFG_MBAR + 0x0028)
  59. #define MPC5XXX_CS5_START (CFG_MBAR + 0x002c)
  60. #define MPC5XXX_CS5_STOP (CFG_MBAR + 0x0030)
  61. #define MPC5XXX_BOOTCS_START (CFG_MBAR + 0x004c)
  62. #define MPC5XXX_BOOTCS_STOP (CFG_MBAR + 0x0050)
  63. #define MPC5XXX_ADDECR (CFG_MBAR + 0x0054)
  64. #if defined(CONFIG_MGT5100)
  65. #define MPC5XXX_SDRAM_START (CFG_MBAR + 0x0034)
  66. #define MPC5XXX_SDRAM_STOP (CFG_MBAR + 0x0038)
  67. #define MPC5XXX_PCI1_START (CFG_MBAR + 0x003c)
  68. #define MPC5XXX_PCI1_STOP (CFG_MBAR + 0x0040)
  69. #define MPC5XXX_PCI2_START (CFG_MBAR + 0x0044)
  70. #define MPC5XXX_PCI2_STOP (CFG_MBAR + 0x0048)
  71. #elif defined(CONFIG_MPC5200)
  72. #define MPC5XXX_CS6_START (CFG_MBAR + 0x0058)
  73. #define MPC5XXX_CS6_STOP (CFG_MBAR + 0x005c)
  74. #define MPC5XXX_CS7_START (CFG_MBAR + 0x0060)
  75. #define MPC5XXX_CS7_STOP (CFG_MBAR + 0x0064)
  76. #define MPC5XXX_SDRAM_CS0CFG (CFG_MBAR + 0x0034)
  77. #define MPC5XXX_SDRAM_CS1CFG (CFG_MBAR + 0x0038)
  78. #endif
  79. #define MPC5XXX_SDRAM (CFG_MBAR + 0x0100)
  80. #define MPC5XXX_CDM (CFG_MBAR + 0x0200)
  81. #define MPC5XXX_LPB (CFG_MBAR + 0x0300)
  82. #define MPC5XXX_ICTL (CFG_MBAR + 0x0500)
  83. #define MPC5XXX_GPT (CFG_MBAR + 0x0600)
  84. #define MPC5XXX_GPIO (CFG_MBAR + 0x0b00)
  85. #define MPC5XXX_WU_GPIO (CFG_MBAR + 0x0c00)
  86. #define MPC5XXX_PCI (CFG_MBAR + 0x0d00)
  87. #define MPC5XXX_USB (CFG_MBAR + 0x1000)
  88. #define MPC5XXX_SDMA (CFG_MBAR + 0x1200)
  89. #define MPC5XXX_XLBARB (CFG_MBAR + 0x1f00)
  90. #if defined(CONFIG_MGT5100)
  91. #define MPC5XXX_PSC1 (CFG_MBAR + 0x2000)
  92. #define MPC5XXX_PSC2 (CFG_MBAR + 0x2400)
  93. #define MPC5XXX_PSC3 (CFG_MBAR + 0x2800)
  94. #elif defined(CONFIG_MPC5200)
  95. #define MPC5XXX_PSC1 (CFG_MBAR + 0x2000)
  96. #define MPC5XXX_PSC2 (CFG_MBAR + 0x2200)
  97. #define MPC5XXX_PSC3 (CFG_MBAR + 0x2400)
  98. #define MPC5XXX_PSC4 (CFG_MBAR + 0x2600)
  99. #define MPC5XXX_PSC5 (CFG_MBAR + 0x2800)
  100. #define MPC5XXX_PSC6 (CFG_MBAR + 0x2c00)
  101. #endif
  102. #define MPC5XXX_FEC (CFG_MBAR + 0x3000)
  103. #define MPC5XXX_ATA (CFG_MBAR + 0x3A00)
  104. #define MPC5XXX_I2C1 (CFG_MBAR + 0x3D00)
  105. #define MPC5XXX_I2C2 (CFG_MBAR + 0x3D40)
  106. #if defined(CONFIG_MGT5100)
  107. #define MPC5XXX_SRAM (CFG_MBAR + 0x4000)
  108. #define MPC5XXX_SRAM_SIZE (8*1024)
  109. #elif defined(CONFIG_MPC5200)
  110. #define MPC5XXX_SRAM (CFG_MBAR + 0x8000)
  111. #define MPC5XXX_SRAM_SIZE (16*1024)
  112. #endif
  113. /* SDRAM Controller */
  114. #define MPC5XXX_SDRAM_MODE (MPC5XXX_SDRAM + 0x0000)
  115. #define MPC5XXX_SDRAM_CTRL (MPC5XXX_SDRAM + 0x0004)
  116. #define MPC5XXX_SDRAM_CONFIG1 (MPC5XXX_SDRAM + 0x0008)
  117. #define MPC5XXX_SDRAM_CONFIG2 (MPC5XXX_SDRAM + 0x000c)
  118. #if defined(CONFIG_MGT5100)
  119. #define MPC5XXX_SDRAM_XLBSEL (MPC5XXX_SDRAM + 0x0010)
  120. #endif
  121. /* Clock Distribution Module */
  122. #define MPC5XXX_CDM_JTAGID (MPC5XXX_CDM + 0x0000)
  123. #define MPC5XXX_CDM_PORCFG (MPC5XXX_CDM + 0x0004)
  124. #define MPC5XXX_CDM_CFG (MPC5XXX_CDM + 0x000c)
  125. #define MPC5XXX_CDM_48_FDC (MPC5XXX_CDM + 0x0010)
  126. #define MPC5XXX_CDM_SRESET (MPC5XXX_CDM + 0x0020)
  127. /* Local Plus Bus interface */
  128. #define MPC5XXX_CS0_CFG (MPC5XXX_LPB + 0x0000)
  129. #define MPC5XXX_CS1_CFG (MPC5XXX_LPB + 0x0004)
  130. #define MPC5XXX_CS2_CFG (MPC5XXX_LPB + 0x0008)
  131. #define MPC5XXX_CS3_CFG (MPC5XXX_LPB + 0x000c)
  132. #define MPC5XXX_CS4_CFG (MPC5XXX_LPB + 0x0010)
  133. #define MPC5XXX_CS5_CFG (MPC5XXX_LPB + 0x0014)
  134. #define MPC5XXX_BOOTCS_CFG MPC5XXX_CS0_CFG
  135. #define MPC5XXX_CS_CTRL (MPC5XXX_LPB + 0x0018)
  136. #define MPC5XXX_CS_STATUS (MPC5XXX_LPB + 0x001c)
  137. #if defined(CONFIG_MPC5200)
  138. #define MPC5XXX_CS6_CFG (MPC5XXX_LPB + 0x0020)
  139. #define MPC5XXX_CS7_CFG (MPC5XXX_LPB + 0x0024)
  140. #define MPC5XXX_CS_BURST (MPC5XXX_LPB + 0x0028)
  141. #define MPC5XXX_CS_DEADCYCLE (MPC5XXX_LPB + 0x002c)
  142. #endif
  143. #if defined(CONFIG_MPC5200)
  144. /* XLB Arbiter registers */
  145. #define MPC5XXX_XLBARB_CFG (MPC5XXX_XLBARB + 0x40)
  146. #define MPC5XXX_XLBARB_MPRIEN (MPC5XXX_XLBARB + 0x64)
  147. #define MPC5XXX_XLBARB_MPRIVAL (MPC5XXX_XLBARB + 0x68)
  148. #endif
  149. /* GPIO registers */
  150. #define MPC5XXX_GPS_PORT_CONFIG (MPC5XXX_GPIO + 0x0000)
  151. /* Standard GPIO registers (simple, output only and simple interrupt */
  152. #define MPC5XXX_GPIO_ENABLE (MPC5XXX_GPIO + 0x0004)
  153. #define MPC5XXX_GPIO_ODE (MPC5XXX_GPIO + 0x0008)
  154. #define MPC5XXX_GPIO_DIR (MPC5XXX_GPIO + 0x000c)
  155. #define MPC5XXX_GPIO_DATA_O (MPC5XXX_GPIO + 0x0010)
  156. #define MPC5XXX_GPIO_DATA_I (MPC5XXX_GPIO + 0x0014)
  157. #define MPC5XXX_GPIO_OO_ENABLE (MPC5XXX_GPIO + 0x0018)
  158. #define MPC5XXX_GPIO_OO_DATA (MPC5XXX_GPIO + 0x001C)
  159. #define MPC5XXX_GPIO_SI_ENABLE (MPC5XXX_GPIO + 0x0020)
  160. #define MPC5XXX_GPIO_SI_ODE (MPC5XXX_GPIO + 0x0024)
  161. #define MPC5XXX_GPIO_SI_DIR (MPC5XXX_GPIO + 0x0028)
  162. #define MPC5XXX_GPIO_SI_DATA (MPC5XXX_GPIO + 0x002C)
  163. #define MPC5XXX_GPIO_SI_IEN (MPC5XXX_GPIO + 0x0030)
  164. #define MPC5XXX_GPIO_SI_ITYPE (MPC5XXX_GPIO + 0x0034)
  165. #define MPC5XXX_GPIO_SI_MEN (MPC5XXX_GPIO + 0x0038)
  166. #define MPC5XXX_GPIO_SI_STATUS (MPC5XXX_GPIO + 0x003C)
  167. /* WakeUp GPIO registers */
  168. #define MPC5XXX_WU_GPIO_ENABLE (MPC5XXX_WU_GPIO + 0x0000)
  169. #define MPC5XXX_WU_GPIO_ODE (MPC5XXX_WU_GPIO + 0x0004)
  170. #define MPC5XXX_WU_GPIO_DIR (MPC5XXX_WU_GPIO + 0x0008)
  171. #define MPC5XXX_WU_GPIO_DATA (MPC5XXX_WU_GPIO + 0x000c)
  172. /* PCI registers */
  173. #define MPC5XXX_PCI_CMD (MPC5XXX_PCI + 0x04)
  174. #define MPC5XXX_PCI_CFG (MPC5XXX_PCI + 0x0c)
  175. #define MPC5XXX_PCI_BAR0 (MPC5XXX_PCI + 0x10)
  176. #define MPC5XXX_PCI_BAR1 (MPC5XXX_PCI + 0x14)
  177. #if defined(CONFIG_MGT5100)
  178. #define MPC5XXX_PCI_CTRL (MPC5XXX_PCI + 0x68)
  179. #define MPC5XXX_PCI_VALMSKR (MPC5XXX_PCI + 0x6c)
  180. #define MPC5XXX_PCI_VALMSKW (MPC5XXX_PCI + 0x70)
  181. #define MPC5XXX_PCI_SUBW1 (MPC5XXX_PCI + 0x74)
  182. #define MPC5XXX_PCI_SUBW2 (MPC5XXX_PCI + 0x78)
  183. #define MPC5XXX_PCI_WINCOMMAND (MPC5XXX_PCI + 0x7c)
  184. #elif defined(CONFIG_MPC5200)
  185. #define MPC5XXX_PCI_GSCR (MPC5XXX_PCI + 0x60)
  186. #define MPC5XXX_PCI_TBATR0 (MPC5XXX_PCI + 0x64)
  187. #define MPC5XXX_PCI_TBATR1 (MPC5XXX_PCI + 0x68)
  188. #define MPC5XXX_PCI_TCR (MPC5XXX_PCI + 0x6c)
  189. #define MPC5XXX_PCI_IW0BTAR (MPC5XXX_PCI + 0x70)
  190. #define MPC5XXX_PCI_IW1BTAR (MPC5XXX_PCI + 0x74)
  191. #define MPC5XXX_PCI_IW2BTAR (MPC5XXX_PCI + 0x78)
  192. #define MPC5XXX_PCI_IWCR (MPC5XXX_PCI + 0x80)
  193. #define MPC5XXX_PCI_ICR (MPC5XXX_PCI + 0x84)
  194. #define MPC5XXX_PCI_ISR (MPC5XXX_PCI + 0x88)
  195. #define MPC5XXX_PCI_ARB (MPC5XXX_PCI + 0x8c)
  196. #define MPC5XXX_PCI_CAR (MPC5XXX_PCI + 0xf8)
  197. #endif
  198. /* Interrupt Controller registers */
  199. #define MPC5XXX_ICTL_PER_MASK (MPC5XXX_ICTL + 0x0000)
  200. #define MPC5XXX_ICTL_PER_PRIO1 (MPC5XXX_ICTL + 0x0004)
  201. #define MPC5XXX_ICTL_PER_PRIO2 (MPC5XXX_ICTL + 0x0008)
  202. #define MPC5XXX_ICTL_PER_PRIO3 (MPC5XXX_ICTL + 0x000c)
  203. #define MPC5XXX_ICTL_EXT (MPC5XXX_ICTL + 0x0010)
  204. #define MPC5XXX_ICTL_CRIT (MPC5XXX_ICTL + 0x0014)
  205. #define MPC5XXX_ICTL_MAIN_PRIO1 (MPC5XXX_ICTL + 0x0018)
  206. #define MPC5XXX_ICTL_MAIN_PRIO2 (MPC5XXX_ICTL + 0x001c)
  207. #define MPC5XXX_ICTL_STS (MPC5XXX_ICTL + 0x0024)
  208. #define MPC5XXX_ICTL_CRIT_STS (MPC5XXX_ICTL + 0x0028)
  209. #define MPC5XXX_ICTL_MAIN_STS (MPC5XXX_ICTL + 0x002c)
  210. #define MPC5XXX_ICTL_PER_STS (MPC5XXX_ICTL + 0x0030)
  211. #define MPC5XXX_ICTL_BUS_STS (MPC5XXX_ICTL + 0x0038)
  212. /* General Purpose Timers registers */
  213. #define MPC5XXX_GPT0_ENABLE (MPC5XXX_GPT + 0x0)
  214. #define MPC5XXX_GPT0_COUNTER (MPC5XXX_GPT + 0x4)
  215. /* ATA registers */
  216. #define MPC5XXX_ATA_HOST_CONFIG (MPC5XXX_ATA + 0x0000)
  217. #define MPC5XXX_ATA_PIO1 (MPC5XXX_ATA + 0x0008)
  218. #define MPC5XXX_ATA_PIO2 (MPC5XXX_ATA + 0x000C)
  219. #define MPC5XXX_ATA_SHARE_COUNT (MPC5XXX_ATA + 0x002C)
  220. /* I2Cn control register bits */
  221. #define I2C_EN 0x80
  222. #define I2C_IEN 0x40
  223. #define I2C_STA 0x20
  224. #define I2C_TX 0x10
  225. #define I2C_TXAK 0x08
  226. #define I2C_RSTA 0x04
  227. #define I2C_INIT_MASK (I2C_EN | I2C_STA | I2C_TX | I2C_RSTA)
  228. /* I2Cn status register bits */
  229. #define I2C_CF 0x80
  230. #define I2C_AAS 0x40
  231. #define I2C_BB 0x20
  232. #define I2C_AL 0x10
  233. #define I2C_SRW 0x04
  234. #define I2C_IF 0x02
  235. #define I2C_RXAK 0x01
  236. /* Programmable Serial Controller (PSC) status register bits */
  237. #define PSC_SR_CDE 0x0080
  238. #define PSC_SR_RXRDY 0x0100
  239. #define PSC_SR_RXFULL 0x0200
  240. #define PSC_SR_TXRDY 0x0400
  241. #define PSC_SR_TXEMP 0x0800
  242. #define PSC_SR_OE 0x1000
  243. #define PSC_SR_PE 0x2000
  244. #define PSC_SR_FE 0x4000
  245. #define PSC_SR_RB 0x8000
  246. /* PSC Command values */
  247. #define PSC_RX_ENABLE 0x0001
  248. #define PSC_RX_DISABLE 0x0002
  249. #define PSC_TX_ENABLE 0x0004
  250. #define PSC_TX_DISABLE 0x0008
  251. #define PSC_SEL_MODE_REG_1 0x0010
  252. #define PSC_RST_RX 0x0020
  253. #define PSC_RST_TX 0x0030
  254. #define PSC_RST_ERR_STAT 0x0040
  255. #define PSC_RST_BRK_CHG_INT 0x0050
  256. #define PSC_START_BRK 0x0060
  257. #define PSC_STOP_BRK 0x0070
  258. /* PSC Rx FIFO status bits */
  259. #define PSC_RX_FIFO_ERR 0x0040
  260. #define PSC_RX_FIFO_UF 0x0020
  261. #define PSC_RX_FIFO_OF 0x0010
  262. #define PSC_RX_FIFO_FR 0x0008
  263. #define PSC_RX_FIFO_FULL 0x0004
  264. #define PSC_RX_FIFO_ALARM 0x0002
  265. #define PSC_RX_FIFO_EMPTY 0x0001
  266. /* PSC interrupt mask bits */
  267. #define PSC_IMR_TXRDY 0x0100
  268. #define PSC_IMR_RXRDY 0x0200
  269. #define PSC_IMR_DB 0x0400
  270. #define PSC_IMR_IPC 0x8000
  271. /* PSC input port change bits */
  272. #define PSC_IPCR_CTS 0x01
  273. #define PSC_IPCR_DCD 0x02
  274. /* PSC mode fields */
  275. #define PSC_MODE_5_BITS 0x00
  276. #define PSC_MODE_6_BITS 0x01
  277. #define PSC_MODE_7_BITS 0x02
  278. #define PSC_MODE_8_BITS 0x03
  279. #define PSC_MODE_PAREVEN 0x00
  280. #define PSC_MODE_PARODD 0x04
  281. #define PSC_MODE_PARFORCE 0x08
  282. #define PSC_MODE_PARNONE 0x10
  283. #define PSC_MODE_ERR 0x20
  284. #define PSC_MODE_FFULL 0x40
  285. #define PSC_MODE_RXRTS 0x80
  286. #define PSC_MODE_ONE_STOP_5_BITS 0x00
  287. #define PSC_MODE_ONE_STOP 0x07
  288. #define PSC_MODE_TWO_STOP 0x0f
  289. /* ATA config fields */
  290. #define MPC5xxx_ATA_HOSTCONF_SMR 0x80000000UL /* State machine
  291. reset */
  292. #define MPC5xxx_ATA_HOSTCONF_FR 0x40000000UL /* FIFO Reset */
  293. #define MPC5xxx_ATA_HOSTCONF_IE 0x02000000UL /* Enable interrupt
  294. in PIO */
  295. #define MPC5xxx_ATA_HOSTCONF_IORDY 0x01000000UL /* Drive supports
  296. IORDY protocol */
  297. #ifndef __ASSEMBLY__
  298. struct mpc5xxx_psc {
  299. volatile u8 mode; /* PSC + 0x00 */
  300. volatile u8 reserved0[3];
  301. union { /* PSC + 0x04 */
  302. volatile u16 status;
  303. volatile u16 clock_select;
  304. } sr_csr;
  305. #define psc_status sr_csr.status
  306. #define psc_clock_select sr_csr.clock_select
  307. volatile u16 reserved1;
  308. volatile u8 command; /* PSC + 0x08 */
  309. volatile u8 reserved2[3];
  310. union { /* PSC + 0x0c */
  311. volatile u8 buffer_8;
  312. volatile u16 buffer_16;
  313. volatile u32 buffer_32;
  314. } buffer;
  315. #define psc_buffer_8 buffer.buffer_8
  316. #define psc_buffer_16 buffer.buffer_16
  317. #define psc_buffer_32 buffer.buffer_32
  318. union { /* PSC + 0x10 */
  319. volatile u8 ipcr;
  320. volatile u8 acr;
  321. } ipcr_acr;
  322. #define psc_ipcr ipcr_acr.ipcr
  323. #define psc_acr ipcr_acr.acr
  324. volatile u8 reserved3[3];
  325. union { /* PSC + 0x14 */
  326. volatile u16 isr;
  327. volatile u16 imr;
  328. } isr_imr;
  329. #define psc_isr isr_imr.isr
  330. #define psc_imr isr_imr.imr
  331. volatile u16 reserved4;
  332. volatile u8 ctur; /* PSC + 0x18 */
  333. volatile u8 reserved5[3];
  334. volatile u8 ctlr; /* PSC + 0x1c */
  335. volatile u8 reserved6[19];
  336. volatile u8 ivr; /* PSC + 0x30 */
  337. volatile u8 reserved7[3];
  338. volatile u8 ip; /* PSC + 0x34 */
  339. volatile u8 reserved8[3];
  340. volatile u8 op1; /* PSC + 0x38 */
  341. volatile u8 reserved9[3];
  342. volatile u8 op0; /* PSC + 0x3c */
  343. volatile u8 reserved10[3];
  344. volatile u8 sicr; /* PSC + 0x40 */
  345. volatile u8 reserved11[3];
  346. volatile u8 ircr1; /* PSC + 0x44 */
  347. volatile u8 reserved12[3];
  348. volatile u8 ircr2; /* PSC + 0x44 */
  349. volatile u8 reserved13[3];
  350. volatile u8 irsdr; /* PSC + 0x4c */
  351. volatile u8 reserved14[3];
  352. volatile u8 irmdr; /* PSC + 0x50 */
  353. volatile u8 reserved15[3];
  354. volatile u8 irfdr; /* PSC + 0x54 */
  355. volatile u8 reserved16[3];
  356. volatile u16 rfnum; /* PSC + 0x58 */
  357. volatile u16 reserved17;
  358. volatile u16 tfnum; /* PSC + 0x5c */
  359. volatile u16 reserved18;
  360. volatile u32 rfdata; /* PSC + 0x60 */
  361. volatile u16 rfstat; /* PSC + 0x64 */
  362. volatile u16 reserved20;
  363. volatile u8 rfcntl; /* PSC + 0x68 */
  364. volatile u8 reserved21[5];
  365. volatile u16 rfalarm; /* PSC + 0x6e */
  366. volatile u16 reserved22;
  367. volatile u16 rfrptr; /* PSC + 0x72 */
  368. volatile u16 reserved23;
  369. volatile u16 rfwptr; /* PSC + 0x76 */
  370. volatile u16 reserved24;
  371. volatile u16 rflrfptr; /* PSC + 0x7a */
  372. volatile u16 reserved25;
  373. volatile u16 rflwfptr; /* PSC + 0x7e */
  374. volatile u32 tfdata; /* PSC + 0x80 */
  375. volatile u16 tfstat; /* PSC + 0x84 */
  376. volatile u16 reserved26;
  377. volatile u8 tfcntl; /* PSC + 0x88 */
  378. volatile u8 reserved27[5];
  379. volatile u16 tfalarm; /* PSC + 0x8e */
  380. volatile u16 reserved28;
  381. volatile u16 tfrptr; /* PSC + 0x92 */
  382. volatile u16 reserved29;
  383. volatile u16 tfwptr; /* PSC + 0x96 */
  384. volatile u16 reserved30;
  385. volatile u16 tflrfptr; /* PSC + 0x9a */
  386. volatile u16 reserved31;
  387. volatile u16 tflwfptr; /* PSC + 0x9e */
  388. };
  389. struct mpc5xxx_intr {
  390. volatile u32 per_mask; /* INTR + 0x00 */
  391. volatile u32 per_pri1; /* INTR + 0x04 */
  392. volatile u32 per_pri2; /* INTR + 0x08 */
  393. volatile u32 per_pri3; /* INTR + 0x0c */
  394. volatile u32 ctrl; /* INTR + 0x10 */
  395. volatile u32 main_mask; /* INTR + 0x14 */
  396. volatile u32 main_pri1; /* INTR + 0x18 */
  397. volatile u32 main_pri2; /* INTR + 0x1c */
  398. volatile u32 reserved1; /* INTR + 0x20 */
  399. volatile u32 enc_status; /* INTR + 0x24 */
  400. volatile u32 crit_status; /* INTR + 0x28 */
  401. volatile u32 main_status; /* INTR + 0x2c */
  402. volatile u32 per_status; /* INTR + 0x30 */
  403. volatile u32 reserved2; /* INTR + 0x34 */
  404. volatile u32 per_error; /* INTR + 0x38 */
  405. };
  406. struct mpc5xxx_gpio {
  407. volatile u32 port_config; /* GPIO + 0x00 */
  408. volatile u32 simple_gpioe; /* GPIO + 0x04 */
  409. volatile u32 simple_ode; /* GPIO + 0x08 */
  410. volatile u32 simple_ddr; /* GPIO + 0x0c */
  411. volatile u32 simple_dvo; /* GPIO + 0x10 */
  412. volatile u32 simple_ival; /* GPIO + 0x14 */
  413. volatile u8 outo_gpioe; /* GPIO + 0x18 */
  414. volatile u8 reserved1[3]; /* GPIO + 0x19 */
  415. volatile u8 outo_dvo; /* GPIO + 0x1c */
  416. volatile u8 reserved2[3]; /* GPIO + 0x1d */
  417. volatile u8 sint_gpioe; /* GPIO + 0x20 */
  418. volatile u8 reserved3[3]; /* GPIO + 0x21 */
  419. volatile u8 sint_ode; /* GPIO + 0x24 */
  420. volatile u8 reserved4[3]; /* GPIO + 0x25 */
  421. volatile u8 sint_ddr; /* GPIO + 0x28 */
  422. volatile u8 reserved5[3]; /* GPIO + 0x29 */
  423. volatile u8 sint_dvo; /* GPIO + 0x2c */
  424. volatile u8 reserved6[3]; /* GPIO + 0x2d */
  425. volatile u8 sint_inten; /* GPIO + 0x30 */
  426. volatile u8 reserved7[3]; /* GPIO + 0x31 */
  427. volatile u16 sint_itype; /* GPIO + 0x34 */
  428. volatile u16 reserved8; /* GPIO + 0x36 */
  429. volatile u8 gpio_control; /* GPIO + 0x38 */
  430. volatile u8 reserved9[3]; /* GPIO + 0x39 */
  431. volatile u8 sint_istat; /* GPIO + 0x3c */
  432. volatile u8 sint_ival; /* GPIO + 0x3d */
  433. volatile u8 bus_errs; /* GPIO + 0x3e */
  434. volatile u8 reserved10; /* GPIO + 0x3f */
  435. };
  436. struct mpc5xxx_sdma {
  437. volatile u32 taskBar; /* SDMA + 0x00 */
  438. volatile u32 currentPointer; /* SDMA + 0x04 */
  439. volatile u32 endPointer; /* SDMA + 0x08 */
  440. volatile u32 variablePointer; /* SDMA + 0x0c */
  441. volatile u8 IntVect1; /* SDMA + 0x10 */
  442. volatile u8 IntVect2; /* SDMA + 0x11 */
  443. volatile u16 PtdCntrl; /* SDMA + 0x12 */
  444. volatile u32 IntPend; /* SDMA + 0x14 */
  445. volatile u32 IntMask; /* SDMA + 0x18 */
  446. volatile u16 tcr_0; /* SDMA + 0x1c */
  447. volatile u16 tcr_1; /* SDMA + 0x1e */
  448. volatile u16 tcr_2; /* SDMA + 0x20 */
  449. volatile u16 tcr_3; /* SDMA + 0x22 */
  450. volatile u16 tcr_4; /* SDMA + 0x24 */
  451. volatile u16 tcr_5; /* SDMA + 0x26 */
  452. volatile u16 tcr_6; /* SDMA + 0x28 */
  453. volatile u16 tcr_7; /* SDMA + 0x2a */
  454. volatile u16 tcr_8; /* SDMA + 0x2c */
  455. volatile u16 tcr_9; /* SDMA + 0x2e */
  456. volatile u16 tcr_a; /* SDMA + 0x30 */
  457. volatile u16 tcr_b; /* SDMA + 0x32 */
  458. volatile u16 tcr_c; /* SDMA + 0x34 */
  459. volatile u16 tcr_d; /* SDMA + 0x36 */
  460. volatile u16 tcr_e; /* SDMA + 0x38 */
  461. volatile u16 tcr_f; /* SDMA + 0x3a */
  462. volatile u8 IPR0; /* SDMA + 0x3c */
  463. volatile u8 IPR1; /* SDMA + 0x3d */
  464. volatile u8 IPR2; /* SDMA + 0x3e */
  465. volatile u8 IPR3; /* SDMA + 0x3f */
  466. volatile u8 IPR4; /* SDMA + 0x40 */
  467. volatile u8 IPR5; /* SDMA + 0x41 */
  468. volatile u8 IPR6; /* SDMA + 0x42 */
  469. volatile u8 IPR7; /* SDMA + 0x43 */
  470. volatile u8 IPR8; /* SDMA + 0x44 */
  471. volatile u8 IPR9; /* SDMA + 0x45 */
  472. volatile u8 IPR10; /* SDMA + 0x46 */
  473. volatile u8 IPR11; /* SDMA + 0x47 */
  474. volatile u8 IPR12; /* SDMA + 0x48 */
  475. volatile u8 IPR13; /* SDMA + 0x49 */
  476. volatile u8 IPR14; /* SDMA + 0x4a */
  477. volatile u8 IPR15; /* SDMA + 0x4b */
  478. volatile u8 IPR16; /* SDMA + 0x4c */
  479. volatile u8 IPR17; /* SDMA + 0x4d */
  480. volatile u8 IPR18; /* SDMA + 0x4e */
  481. volatile u8 IPR19; /* SDMA + 0x4f */
  482. volatile u8 IPR20; /* SDMA + 0x50 */
  483. volatile u8 IPR21; /* SDMA + 0x51 */
  484. volatile u8 IPR22; /* SDMA + 0x52 */
  485. volatile u8 IPR23; /* SDMA + 0x53 */
  486. volatile u8 IPR24; /* SDMA + 0x54 */
  487. volatile u8 IPR25; /* SDMA + 0x55 */
  488. volatile u8 IPR26; /* SDMA + 0x56 */
  489. volatile u8 IPR27; /* SDMA + 0x57 */
  490. volatile u8 IPR28; /* SDMA + 0x58 */
  491. volatile u8 IPR29; /* SDMA + 0x59 */
  492. volatile u8 IPR30; /* SDMA + 0x5a */
  493. volatile u8 IPR31; /* SDMA + 0x5b */
  494. volatile u32 res1; /* SDMA + 0x5c */
  495. volatile u32 res2; /* SDMA + 0x60 */
  496. volatile u32 res3; /* SDMA + 0x64 */
  497. volatile u32 MDEDebug; /* SDMA + 0x68 */
  498. volatile u32 ADSDebug; /* SDMA + 0x6c */
  499. volatile u32 Value1; /* SDMA + 0x70 */
  500. volatile u32 Value2; /* SDMA + 0x74 */
  501. volatile u32 Control; /* SDMA + 0x78 */
  502. volatile u32 Status; /* SDMA + 0x7c */
  503. volatile u32 EU00; /* SDMA + 0x80 */
  504. volatile u32 EU01; /* SDMA + 0x84 */
  505. volatile u32 EU02; /* SDMA + 0x88 */
  506. volatile u32 EU03; /* SDMA + 0x8c */
  507. volatile u32 EU04; /* SDMA + 0x90 */
  508. volatile u32 EU05; /* SDMA + 0x94 */
  509. volatile u32 EU06; /* SDMA + 0x98 */
  510. volatile u32 EU07; /* SDMA + 0x9c */
  511. volatile u32 EU10; /* SDMA + 0xa0 */
  512. volatile u32 EU11; /* SDMA + 0xa4 */
  513. volatile u32 EU12; /* SDMA + 0xa8 */
  514. volatile u32 EU13; /* SDMA + 0xac */
  515. volatile u32 EU14; /* SDMA + 0xb0 */
  516. volatile u32 EU15; /* SDMA + 0xb4 */
  517. volatile u32 EU16; /* SDMA + 0xb8 */
  518. volatile u32 EU17; /* SDMA + 0xbc */
  519. volatile u32 EU20; /* SDMA + 0xc0 */
  520. volatile u32 EU21; /* SDMA + 0xc4 */
  521. volatile u32 EU22; /* SDMA + 0xc8 */
  522. volatile u32 EU23; /* SDMA + 0xcc */
  523. volatile u32 EU24; /* SDMA + 0xd0 */
  524. volatile u32 EU25; /* SDMA + 0xd4 */
  525. volatile u32 EU26; /* SDMA + 0xd8 */
  526. volatile u32 EU27; /* SDMA + 0xdc */
  527. volatile u32 EU30; /* SDMA + 0xe0 */
  528. volatile u32 EU31; /* SDMA + 0xe4 */
  529. volatile u32 EU32; /* SDMA + 0xe8 */
  530. volatile u32 EU33; /* SDMA + 0xec */
  531. volatile u32 EU34; /* SDMA + 0xf0 */
  532. volatile u32 EU35; /* SDMA + 0xf4 */
  533. volatile u32 EU36; /* SDMA + 0xf8 */
  534. volatile u32 EU37; /* SDMA + 0xfc */
  535. };
  536. struct mpc5xxx_i2c {
  537. volatile u32 madr; /* I2Cn + 0x00 */
  538. volatile u32 mfdr; /* I2Cn + 0x04 */
  539. volatile u32 mcr; /* I2Cn + 0x08 */
  540. volatile u32 msr; /* I2Cn + 0x0C */
  541. volatile u32 mdr; /* I2Cn + 0x10 */
  542. };
  543. /* function prototypes */
  544. void loadtask(int basetask, int tasks);
  545. #endif /* __ASSEMBLY__ */
  546. #endif /* __ASMPPC_MPC5XXX_H */