spd_sdram.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811
  1. /*
  2. * (C) Copyright 2001
  3. * Bill Hunter, Wave 7 Optics, williamhunter@attbi.com
  4. *
  5. * Based on code by:
  6. *
  7. * Kenneth Johansson ,Ericsson AB.
  8. * kenneth.johansson@etx.ericsson.se
  9. *
  10. * hacked up by bill hunter. fixed so we could run before
  11. * serial_init and console_init. previous version avoided this by
  12. * running out of cache memory during serial/console init, then running
  13. * this code later.
  14. *
  15. * (C) Copyright 2002
  16. * Jun Gu, Artesyn Technology, jung@artesyncp.com
  17. * Support for IBM 440 based on OpenBIOS draminit.c from IBM.
  18. *
  19. * See file CREDITS for list of people who contributed to this
  20. * project.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License as
  24. * published by the Free Software Foundation; either version 2 of
  25. * the License, or (at your option) any later version.
  26. *
  27. * This program is distributed in the hope that it will be useful,
  28. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  29. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  30. * GNU General Public License for more details.
  31. *
  32. * You should have received a copy of the GNU General Public License
  33. * along with this program; if not, write to the Free Software
  34. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  35. * MA 02111-1307 USA
  36. */
  37. #include <common.h>
  38. #include <asm/processor.h>
  39. #include <i2c.h>
  40. #include <ppc4xx.h>
  41. #ifdef CONFIG_SPD_EEPROM
  42. /*
  43. * Set default values
  44. */
  45. #ifndef CFG_I2C_SPEED
  46. #define CFG_I2C_SPEED 50000
  47. #endif
  48. #ifndef CFG_I2C_SLAVE
  49. #define CFG_I2C_SLAVE 0xFE
  50. #endif
  51. #ifndef CONFIG_440 /* for 405 WALNUT board */
  52. #define SDRAM0_CFG_DCE 0x80000000
  53. #define SDRAM0_CFG_SRE 0x40000000
  54. #define SDRAM0_CFG_PME 0x20000000
  55. #define SDRAM0_CFG_MEMCHK 0x10000000
  56. #define SDRAM0_CFG_REGEN 0x08000000
  57. #define SDRAM0_CFG_ECCDD 0x00400000
  58. #define SDRAM0_CFG_EMDULR 0x00200000
  59. #define SDRAM0_CFG_DRW_SHIFT (31-6)
  60. #define SDRAM0_CFG_BRPF_SHIFT (31-8)
  61. #define SDRAM0_TR_CASL_SHIFT (31-8)
  62. #define SDRAM0_TR_PTA_SHIFT (31-13)
  63. #define SDRAM0_TR_CTP_SHIFT (31-15)
  64. #define SDRAM0_TR_LDF_SHIFT (31-17)
  65. #define SDRAM0_TR_RFTA_SHIFT (31-29)
  66. #define SDRAM0_TR_RCD_SHIFT (31-31)
  67. #define SDRAM0_RTR_SHIFT (31-15)
  68. #define SDRAM0_ECCCFG_SHIFT (31-11)
  69. /* SDRAM0_CFG enable macro */
  70. #define SDRAM0_CFG_BRPF(x) ( ( x & 0x3)<< SDRAM0_CFG_BRPF_SHIFT )
  71. #define SDRAM0_BXCR_SZ_MASK 0x000e0000
  72. #define SDRAM0_BXCR_AM_MASK 0x0000e000
  73. #define SDRAM0_BXCR_SZ_SHIFT (31-14)
  74. #define SDRAM0_BXCR_AM_SHIFT (31-18)
  75. #define SDRAM0_BXCR_SZ(x) ( (( x << SDRAM0_BXCR_SZ_SHIFT) & SDRAM0_BXCR_SZ_MASK) )
  76. #define SDRAM0_BXCR_AM(x) ( (( x << SDRAM0_BXCR_AM_SHIFT) & SDRAM0_BXCR_AM_MASK) )
  77. #ifdef CONFIG_SPDDRAM_SILENT
  78. # define SPD_ERR(x) do { return 0; } while (0)
  79. #else
  80. # define SPD_ERR(x) do { printf(x); return(0); } while (0)
  81. #endif
  82. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  83. /* function prototypes */
  84. int spd_read(uint addr);
  85. /*
  86. * This function is reading data from the DIMM module EEPROM over the SPD bus
  87. * and uses that to program the sdram controller.
  88. *
  89. * This works on boards that has the same schematics that the IBM walnut has.
  90. *
  91. * Input: null for default I2C spd functions or a pointer to a custom function
  92. * returning spd_data.
  93. */
  94. long int spd_sdram(int(read_spd)(uint addr))
  95. {
  96. int bus_period,tmp,row,col;
  97. int total_size,bank_size,bank_code;
  98. int ecc_on;
  99. int mode;
  100. int bank_cnt;
  101. int sdram0_pmit=0x07c00000;
  102. #ifndef CONFIG_405EP /* not on PPC405EP */
  103. int sdram0_besr0=-1;
  104. int sdram0_besr1=-1;
  105. int sdram0_eccesr=-1;
  106. #endif
  107. int sdram0_ecccfg;
  108. int sdram0_rtr=0;
  109. int sdram0_tr=0;
  110. int sdram0_b0cr;
  111. int sdram0_b1cr;
  112. int sdram0_b2cr;
  113. int sdram0_b3cr;
  114. int sdram0_cfg=0;
  115. int t_rp;
  116. int t_rcd;
  117. int t_ras;
  118. int t_rc;
  119. int min_cas;
  120. if(read_spd == 0){
  121. read_spd=spd_read;
  122. /*
  123. * Make sure I2C controller is initialized
  124. * before continuing.
  125. */
  126. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  127. }
  128. /*
  129. * Calculate the bus period, we do it this
  130. * way to minimize stack utilization.
  131. */
  132. #ifndef CONFIG_405EP
  133. tmp = (mfdcr(pllmd) >> (31-6)) & 0xf; /* get FBDV bits */
  134. tmp = CONFIG_SYS_CLK_FREQ * tmp; /* get plb freq */
  135. #else
  136. {
  137. unsigned long freqCPU;
  138. unsigned long pllmr0;
  139. unsigned long pllmr1;
  140. unsigned long pllFbkDiv;
  141. unsigned long pllPlbDiv;
  142. unsigned long pllmr0_ccdv;
  143. /*
  144. * Read PLL Mode registers
  145. */
  146. pllmr0 = mfdcr (cpc0_pllmr0);
  147. pllmr1 = mfdcr (cpc0_pllmr1);
  148. pllFbkDiv = ((pllmr1 & PLLMR1_FBMUL_MASK) >> 20);
  149. if (pllFbkDiv == 0) {
  150. pllFbkDiv = 16;
  151. }
  152. pllPlbDiv = ((pllmr0 & PLLMR0_CPU_TO_PLB_MASK) >> 16) + 1;
  153. /*
  154. * Determine CPU clock frequency
  155. */
  156. pllmr0_ccdv = ((pllmr0 & PLLMR0_CPU_DIV_MASK) >> 20) + 1;
  157. if (pllmr1 & PLLMR1_SSCS_MASK) {
  158. freqCPU = (CONFIG_SYS_CLK_FREQ * pllFbkDiv) / pllmr0_ccdv;
  159. } else {
  160. freqCPU = CONFIG_SYS_CLK_FREQ / pllmr0_ccdv;
  161. }
  162. /*
  163. * Determine PLB clock frequency
  164. */
  165. tmp = freqCPU / pllPlbDiv;
  166. }
  167. #endif
  168. bus_period = sdram_HZ_to_ns(tmp); /* get sdram speed */
  169. /* Make shure we are using SDRAM */
  170. if (read_spd(2) != 0x04){
  171. SPD_ERR("SDRAM - non SDRAM memory module found\n");
  172. }
  173. /*------------------------------------------------------------------
  174. configure memory timing register
  175. data from DIMM:
  176. 27 IN Row Precharge Time ( t RP)
  177. 29 MIN RAS to CAS Delay ( t RCD)
  178. 127 Component and Clock Detail ,clk0-clk3, junction temp, CAS
  179. -------------------------------------------------------------------*/
  180. /*
  181. * first figure out which cas latency mode to use
  182. * use the min supported mode
  183. */
  184. tmp = read_spd(127) & 0x6;
  185. if(tmp == 0x02){ /* only cas = 2 supported */
  186. min_cas = 2;
  187. /* t_ck = read_spd(9); */
  188. /* t_ac = read_spd(10); */
  189. }
  190. else if (tmp == 0x04){ /* only cas = 3 supported */
  191. min_cas = 3;
  192. /* t_ck = read_spd(9); */
  193. /* t_ac = read_spd(10); */
  194. }
  195. else if (tmp == 0x06){ /* 2,3 supported, so use 2 */
  196. min_cas = 2;
  197. /* t_ck = read_spd(23); */
  198. /* t_ac = read_spd(24); */
  199. }
  200. else {
  201. SPD_ERR("SDRAM - unsupported CAS latency \n");
  202. }
  203. /* get some timing values, t_rp,t_rcd,t_ras,t_rc
  204. */
  205. t_rp = read_spd(27);
  206. t_rcd = read_spd(29);
  207. t_ras = read_spd(30);
  208. t_rc = t_ras + t_rp;
  209. /* The following timing calcs subtract 1 before deviding.
  210. * this has effect of using ceiling instead of floor rounding,
  211. * and also subtracting 1 to convert number to reg value
  212. */
  213. /* set up CASL */
  214. sdram0_tr = (min_cas - 1) << SDRAM0_TR_CASL_SHIFT;
  215. /* set up PTA */
  216. sdram0_tr |= (((t_rp - 1)/bus_period) & 0x3) << SDRAM0_TR_PTA_SHIFT;
  217. /* set up CTP */
  218. tmp = ((t_rc - t_rcd - t_rp -1) / bus_period) & 0x3;
  219. if(tmp<1) tmp=1;
  220. sdram0_tr |= tmp << SDRAM0_TR_CTP_SHIFT;
  221. /* set LDF = 2 cycles, reg value = 1 */
  222. sdram0_tr |= 1 << SDRAM0_TR_LDF_SHIFT;
  223. /* set RFTA = t_rfc/bus_period, use t_rfc = t_rc */
  224. tmp = ( (t_rc - 1) / bus_period)-3;
  225. if(tmp<0)tmp=0;
  226. if(tmp>6)tmp=6;
  227. sdram0_tr |= tmp << SDRAM0_TR_RFTA_SHIFT;
  228. /* set RCD = t_rcd/bus_period*/
  229. sdram0_tr |= (((t_rcd - 1) / bus_period) &0x3) << SDRAM0_TR_RCD_SHIFT ;
  230. /*------------------------------------------------------------------
  231. configure RTR register
  232. -------------------------------------------------------------------*/
  233. row = read_spd(3);
  234. col = read_spd(4);
  235. tmp = read_spd(12) & 0x7f ; /* refresh type less self refresh bit */
  236. switch(tmp){
  237. case 0x00:
  238. tmp=15625;
  239. break;
  240. case 0x01:
  241. tmp=15625/4;
  242. break;
  243. case 0x02:
  244. tmp=15625/2;
  245. break;
  246. case 0x03:
  247. tmp=15625*2;
  248. break;
  249. case 0x04:
  250. tmp=15625*4;
  251. break;
  252. case 0x05:
  253. tmp=15625*8;
  254. break;
  255. default:
  256. SPD_ERR("SDRAM - Bad refresh period \n");
  257. }
  258. /* convert from nsec to bus cycles */
  259. tmp = tmp/bus_period;
  260. sdram0_rtr = (tmp & 0x3ff8)<< SDRAM0_RTR_SHIFT;
  261. /*------------------------------------------------------------------
  262. determine the number of banks used
  263. -------------------------------------------------------------------*/
  264. /* byte 7:6 is module data width */
  265. if(read_spd(7) != 0)
  266. SPD_ERR("SDRAM - unsupported module width\n");
  267. tmp = read_spd(6);
  268. if (tmp < 32)
  269. SPD_ERR("SDRAM - unsupported module width\n");
  270. else if (tmp < 64)
  271. bank_cnt=1; /* one bank per sdram side */
  272. else if (tmp < 73)
  273. bank_cnt=2; /* need two banks per side */
  274. else if (tmp < 161)
  275. bank_cnt=4; /* need four banks per side */
  276. else
  277. SPD_ERR("SDRAM - unsupported module width\n");
  278. /* byte 5 is the module row count (refered to as dimm "sides") */
  279. tmp = read_spd(5);
  280. if(tmp==1);
  281. else if(tmp==2) bank_cnt *=2;
  282. else if(tmp==4) bank_cnt *=4;
  283. else bank_cnt = 8; /* 8 is an error code */
  284. if(bank_cnt > 4) /* we only have 4 banks to work with */
  285. SPD_ERR("SDRAM - unsupported module rows for this width\n");
  286. /* now check for ECC ability of module. We only support ECC
  287. * on 32 bit wide devices with 8 bit ECC.
  288. */
  289. if ( (read_spd(11)==2) && (read_spd(6)==40) && (read_spd(14)==8) ){
  290. sdram0_ecccfg=0xf<<SDRAM0_ECCCFG_SHIFT;
  291. ecc_on = 1;
  292. }
  293. else{
  294. sdram0_ecccfg=0;
  295. ecc_on = 0;
  296. }
  297. /*------------------------------------------------------------------
  298. calculate total size
  299. -------------------------------------------------------------------*/
  300. /* calculate total size and do sanity check */
  301. tmp = read_spd(31);
  302. total_size=1<<22; /* total_size = 4MB */
  303. /* now multiply 4M by the smallest device row density */
  304. /* note that we don't support asymetric rows */
  305. while (((tmp & 0x0001) == 0) && (tmp != 0)){
  306. total_size= total_size<<1;
  307. tmp = tmp>>1;
  308. }
  309. total_size *= read_spd(5); /* mult by module rows (dimm sides) */
  310. /*------------------------------------------------------------------
  311. map rows * cols * banks to a mode
  312. -------------------------------------------------------------------*/
  313. switch( row )
  314. {
  315. case 11:
  316. switch ( col )
  317. {
  318. case 8:
  319. mode=4; /* mode 5 */
  320. break;
  321. case 9:
  322. case 10:
  323. mode=0; /* mode 1 */
  324. break;
  325. default:
  326. SPD_ERR("SDRAM - unsupported mode\n");
  327. }
  328. break;
  329. case 12:
  330. switch ( col )
  331. {
  332. case 8:
  333. mode=3; /* mode 4 */
  334. break;
  335. case 9:
  336. case 10:
  337. mode=1; /* mode 2 */
  338. break;
  339. default:
  340. SPD_ERR("SDRAM - unsupported mode\n");
  341. }
  342. break;
  343. case 13:
  344. switch ( col )
  345. {
  346. case 8:
  347. mode=5; /* mode 6 */
  348. break;
  349. case 9:
  350. case 10:
  351. if (read_spd(17) ==2 )
  352. mode=6; /* mode 7 */
  353. else
  354. mode=2; /* mode 3 */
  355. break;
  356. case 11:
  357. mode=2; /* mode 3 */
  358. break;
  359. default:
  360. SPD_ERR("SDRAM - unsupported mode\n");
  361. }
  362. break;
  363. default:
  364. SPD_ERR("SDRAM - unsupported mode\n");
  365. }
  366. /*------------------------------------------------------------------
  367. using the calculated values, compute the bank
  368. config register values.
  369. -------------------------------------------------------------------*/
  370. sdram0_b1cr = 0;
  371. sdram0_b2cr = 0;
  372. sdram0_b3cr = 0;
  373. /* compute the size of each bank */
  374. bank_size = total_size / bank_cnt;
  375. /* convert bank size to bank size code for ppc4xx
  376. by takeing log2(bank_size) - 22 */
  377. tmp=bank_size; /* start with tmp = bank_size */
  378. bank_code=0; /* and bank_code = 0 */
  379. while (tmp>1){ /* this takes log2 of tmp */
  380. bank_code++; /* and stores result in bank_code */
  381. tmp=tmp>>1;
  382. } /* bank_code is now log2(bank_size) */
  383. bank_code-=22; /* subtract 22 to get the code */
  384. tmp = SDRAM0_BXCR_SZ(bank_code) | SDRAM0_BXCR_AM(mode) | 1;
  385. sdram0_b0cr = (bank_size) * 0 | tmp;
  386. #ifndef CONFIG_405EP /* not on PPC405EP */
  387. if(bank_cnt>1) sdram0_b2cr = (bank_size) * 1 | tmp;
  388. if(bank_cnt>2) sdram0_b1cr = (bank_size) * 2 | tmp;
  389. if(bank_cnt>3) sdram0_b3cr = (bank_size) * 3 | tmp;
  390. #else
  391. /* PPC405EP chip only supports two SDRAM banks */
  392. if(bank_cnt>1) sdram0_b1cr = (bank_size) * 1 | tmp;
  393. if(bank_cnt>2) total_size -= (bank_size) * (bank_cnt - 2);
  394. #endif
  395. /*
  396. * enable sdram controller DCE=1
  397. * enable burst read prefetch to 32 bytes BRPF=2
  398. * leave other functions off
  399. */
  400. /*------------------------------------------------------------------
  401. now that we've done our calculations, we are ready to
  402. program all the registers.
  403. -------------------------------------------------------------------*/
  404. #define mtsdram0(reg, data) mtdcr(memcfga,reg);mtdcr(memcfgd,data)
  405. /* disable memcontroller so updates work */
  406. sdram0_cfg = 0;
  407. mtsdram0( mem_mcopt1, sdram0_cfg );
  408. #ifndef CONFIG_405EP /* not on PPC405EP */
  409. mtsdram0( mem_besra , sdram0_besr0 );
  410. mtsdram0( mem_besrb , sdram0_besr1 );
  411. mtsdram0( mem_ecccf , sdram0_ecccfg );
  412. mtsdram0( mem_eccerr, sdram0_eccesr );
  413. #endif
  414. mtsdram0( mem_rtr , sdram0_rtr );
  415. mtsdram0( mem_pmit , sdram0_pmit );
  416. mtsdram0( mem_mb0cf , sdram0_b0cr );
  417. mtsdram0( mem_mb1cf , sdram0_b1cr );
  418. #ifndef CONFIG_405EP /* not on PPC405EP */
  419. mtsdram0( mem_mb2cf , sdram0_b2cr );
  420. mtsdram0( mem_mb3cf , sdram0_b3cr );
  421. #endif
  422. mtsdram0( mem_sdtr1 , sdram0_tr );
  423. /* SDRAM have a power on delay, 500 micro should do */
  424. udelay(500);
  425. sdram0_cfg = SDRAM0_CFG_DCE | SDRAM0_CFG_BRPF(1) | SDRAM0_CFG_ECCDD | SDRAM0_CFG_EMDULR;
  426. if(ecc_on) sdram0_cfg |= SDRAM0_CFG_MEMCHK;
  427. mtsdram0( mem_mcopt1, sdram0_cfg );
  428. /* kernel 2.4.2 from mvista has a bug with memory over 128MB */
  429. #ifdef MVISTA_MEM_BUG
  430. if (total_size > 128*1024*1024 )
  431. total_size=128*1024*1024;
  432. #endif
  433. return (total_size);
  434. }
  435. int spd_read(uint addr)
  436. {
  437. char data[2];
  438. if (i2c_read(SPD_EEPROM_ADDRESS, addr, 1, data, 1) == 0)
  439. return (int)data[0];
  440. else
  441. return 0;
  442. }
  443. #else /* CONFIG_440 */
  444. /*-----------------------------------------------------------------------------
  445. | Memory Controller Options 0
  446. +-----------------------------------------------------------------------------*/
  447. #define SDRAM_CFG0_DCEN 0x80000000 /* SDRAM Controller Enable */
  448. #define SDRAM_CFG0_MCHK_MASK 0x30000000 /* Memory data errchecking mask */
  449. #define SDRAM_CFG0_MCHK_NON 0x00000000 /* No ECC generation */
  450. #define SDRAM_CFG0_MCHK_GEN 0x20000000 /* ECC generation */
  451. #define SDRAM_CFG0_MCHK_CHK 0x30000000 /* ECC generation and checking */
  452. #define SDRAM_CFG0_RDEN 0x08000000 /* Registered DIMM enable */
  453. #define SDRAM_CFG0_PMUD 0x04000000 /* Page management unit */
  454. #define SDRAM_CFG0_DMWD_MASK 0x02000000 /* DRAM width mask */
  455. #define SDRAM_CFG0_DMWD_32 0x00000000 /* 32 bits */
  456. #define SDRAM_CFG0_DMWD_64 0x02000000 /* 64 bits */
  457. #define SDRAM_CFG0_UIOS_MASK 0x00C00000 /* Unused IO State */
  458. #define SDRAM_CFG0_PDP 0x00200000 /* Page deallocation policy */
  459. /*-----------------------------------------------------------------------------
  460. | Memory Controller Options 1
  461. +-----------------------------------------------------------------------------*/
  462. #define SDRAM_CFG1_SRE 0x80000000 /* Self-Refresh Entry */
  463. #define SDRAM_CFG1_PMEN 0x40000000 /* Power Management Enable */
  464. /*-----------------------------------------------------------------------------+
  465. | SDRAM DEVPOT Options
  466. +-----------------------------------------------------------------------------*/
  467. #define SDRAM_DEVOPT_DLL 0x80000000
  468. #define SDRAM_DEVOPT_DS 0x40000000
  469. /*-----------------------------------------------------------------------------+
  470. | SDRAM MCSTS Options
  471. +-----------------------------------------------------------------------------*/
  472. #define SDRAM_MCSTS_MRSC 0x80000000
  473. #define SDRAM_MCSTS_SRMS 0x40000000
  474. #define SDRAM_MCSTS_CIS 0x20000000
  475. /*-----------------------------------------------------------------------------
  476. | SDRAM Refresh Timer Register
  477. +-----------------------------------------------------------------------------*/
  478. #define SDRAM_RTR_RINT_MASK 0xFFFF0000
  479. #define SDRAM_RTR_RINT_ENCODE(n) (((n) << 16) & SDRAM_RTR_RINT_MASK)
  480. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  481. /*-----------------------------------------------------------------------------+
  482. | SDRAM UABus Base Address Reg
  483. +-----------------------------------------------------------------------------*/
  484. #define SDRAM_UABBA_UBBA_MASK 0x0000000F
  485. /*-----------------------------------------------------------------------------+
  486. | Memory Bank 0-7 configuration
  487. +-----------------------------------------------------------------------------*/
  488. #define SDRAM_BXCR_SDBA_MASK 0xff800000 /* Base address */
  489. #define SDRAM_BXCR_SDSZ_MASK 0x000e0000 /* Size */
  490. #define SDRAM_BXCR_SDSZ_8 0x00020000 /* 8M */
  491. #define SDRAM_BXCR_SDSZ_16 0x00040000 /* 16M */
  492. #define SDRAM_BXCR_SDSZ_32 0x00060000 /* 32M */
  493. #define SDRAM_BXCR_SDSZ_64 0x00080000 /* 64M */
  494. #define SDRAM_BXCR_SDSZ_128 0x000a0000 /* 128M */
  495. #define SDRAM_BXCR_SDSZ_256 0x000c0000 /* 256M */
  496. #define SDRAM_BXCR_SDSZ_512 0x000e0000 /* 512M */
  497. #define SDRAM_BXCR_SDAM_MASK 0x0000e000 /* Addressing mode */
  498. #define SDRAM_BXCR_SDAM_1 0x00000000 /* Mode 1 */
  499. #define SDRAM_BXCR_SDAM_2 0x00002000 /* Mode 2 */
  500. #define SDRAM_BXCR_SDAM_3 0x00004000 /* Mode 3 */
  501. #define SDRAM_BXCR_SDAM_4 0x00006000 /* Mode 4 */
  502. #define SDRAM_BXCR_SDBE 0x00000001 /* Memory Bank Enable */
  503. /*-----------------------------------------------------------------------------+
  504. | SDRAM TR0 Options
  505. +-----------------------------------------------------------------------------*/
  506. #define SDRAM_TR0_SDWR_MASK 0x80000000
  507. #define SDRAM_TR0_SDWR_2_CLK 0x00000000
  508. #define SDRAM_TR0_SDWR_3_CLK 0x80000000
  509. #define SDRAM_TR0_SDWD_MASK 0x40000000
  510. #define SDRAM_TR0_SDWD_0_CLK 0x00000000
  511. #define SDRAM_TR0_SDWD_1_CLK 0x40000000
  512. #define SDRAM_TR0_SDCL_MASK 0x01800000
  513. #define SDRAM_TR0_SDCL_2_0_CLK 0x00800000
  514. #define SDRAM_TR0_SDCL_2_5_CLK 0x01000000
  515. #define SDRAM_TR0_SDCL_3_0_CLK 0x01800000
  516. #define SDRAM_TR0_SDPA_MASK 0x000C0000
  517. #define SDRAM_TR0_SDPA_2_CLK 0x00040000
  518. #define SDRAM_TR0_SDPA_3_CLK 0x00080000
  519. #define SDRAM_TR0_SDPA_4_CLK 0x000C0000
  520. #define SDRAM_TR0_SDCP_MASK 0x00030000
  521. #define SDRAM_TR0_SDCP_2_CLK 0x00000000
  522. #define SDRAM_TR0_SDCP_3_CLK 0x00010000
  523. #define SDRAM_TR0_SDCP_4_CLK 0x00020000
  524. #define SDRAM_TR0_SDCP_5_CLK 0x00030000
  525. #define SDRAM_TR0_SDLD_MASK 0x0000C000
  526. #define SDRAM_TR0_SDLD_1_CLK 0x00000000
  527. #define SDRAM_TR0_SDLD_2_CLK 0x00004000
  528. #define SDRAM_TR0_SDRA_MASK 0x0000001C
  529. #define SDRAM_TR0_SDRA_6_CLK 0x00000000
  530. #define SDRAM_TR0_SDRA_7_CLK 0x00000004
  531. #define SDRAM_TR0_SDRA_8_CLK 0x00000008
  532. #define SDRAM_TR0_SDRA_9_CLK 0x0000000C
  533. #define SDRAM_TR0_SDRA_10_CLK 0x00000010
  534. #define SDRAM_TR0_SDRA_11_CLK 0x00000014
  535. #define SDRAM_TR0_SDRA_12_CLK 0x00000018
  536. #define SDRAM_TR0_SDRA_13_CLK 0x0000001C
  537. #define SDRAM_TR0_SDRD_MASK 0x00000003
  538. #define SDRAM_TR0_SDRD_2_CLK 0x00000001
  539. #define SDRAM_TR0_SDRD_3_CLK 0x00000002
  540. #define SDRAM_TR0_SDRD_4_CLK 0x00000003
  541. /*-----------------------------------------------------------------------------+
  542. | SDRAM TR1 Options
  543. +-----------------------------------------------------------------------------*/
  544. #define SDRAM_TR1_RDSS_MASK 0xC0000000
  545. #define SDRAM_TR1_RDSS_TR0 0x00000000
  546. #define SDRAM_TR1_RDSS_TR1 0x40000000
  547. #define SDRAM_TR1_RDSS_TR2 0x80000000
  548. #define SDRAM_TR1_RDSS_TR3 0xC0000000
  549. #define SDRAM_TR1_RDSL_MASK 0x00C00000
  550. #define SDRAM_TR1_RDSL_STAGE1 0x00000000
  551. #define SDRAM_TR1_RDSL_STAGE2 0x00400000
  552. #define SDRAM_TR1_RDSL_STAGE3 0x00800000
  553. #define SDRAM_TR1_RDCD_MASK 0x00000800
  554. #define SDRAM_TR1_RDCD_RCD_0_0 0x00000000
  555. #define SDRAM_TR1_RDCD_RCD_1_2 0x00000800
  556. #define SDRAM_TR1_RDCT_MASK 0x000001FF
  557. #define SDRAM_TR1_RDCT_ENCODE(x) (((x) << 0) & SDRAM_TR1_RDCT_MASK)
  558. #define SDRAM_TR1_RDCT_DECODE(x) (((x) & SDRAM_TR1_RDCT_MASK) >> 0)
  559. #define SDRAM_TR1_RDCT_MIN 0x00000000
  560. #define SDRAM_TR1_RDCT_MAX 0x000001FF
  561. /*-----------------------------------------------------------------------------+
  562. | SDRAM WDDCTR Options
  563. +-----------------------------------------------------------------------------*/
  564. #define SDRAM_WDDCTR_WRCP_MASK 0xC0000000
  565. #define SDRAM_WDDCTR_WRCP_0DEG 0x00000000
  566. #define SDRAM_WDDCTR_WRCP_90DEG 0x40000000
  567. #define SDRAM_WDDCTR_WRCP_180DEG 0x80000000
  568. #define SDRAM_WDDCTR_DCD_MASK 0x000001FF
  569. /*-----------------------------------------------------------------------------+
  570. | SDRAM CLKTR Options
  571. +-----------------------------------------------------------------------------*/
  572. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  573. #define SDRAM_CLKTR_CLKP_0DEG 0x00000000
  574. #define SDRAM_CLKTR_CLKP_90DEG 0x40000000
  575. #define SDRAM_CLKTR_CLKP_180DEG 0x80000000
  576. #define SDRAM_CLKTR_DCDT_MASK 0x000001FF
  577. /*-----------------------------------------------------------------------------+
  578. | SDRAM DLYCAL Options
  579. +-----------------------------------------------------------------------------*/
  580. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  581. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  582. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  583. /*-----------------------------------------------------------------------------+
  584. | General Definition
  585. +-----------------------------------------------------------------------------*/
  586. #define DEFAULT_SPD_ADDR1 0x53
  587. #define DEFAULT_SPD_ADDR2 0x52
  588. #define ONE_BILLION 1000000000
  589. #define MAXBANKS 4 /* at most 4 dimm banks */
  590. #define MAX_SPD_BYTES 256
  591. #define NUMHALFCYCLES 4
  592. #define NUMMEMTESTS 8
  593. #define NUMMEMWORDS 8
  594. #define MAXBXCR 4
  595. #define TRUE 1
  596. #define FALSE 0
  597. const unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  598. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  599. 0xFFFFFFFF, 0xFFFFFFFF},
  600. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  601. 0x00000000, 0x00000000},
  602. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  603. 0x55555555, 0x55555555},
  604. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  605. 0xAAAAAAAA, 0xAAAAAAAA},
  606. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  607. 0x5A5A5A5A, 0x5A5A5A5A},
  608. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  609. 0xA5A5A5A5, 0xA5A5A5A5},
  610. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  611. 0x55AA55AA, 0x55AA55AA},
  612. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  613. 0xAA55AA55, 0xAA55AA55}
  614. };
  615. unsigned char spd_read(uchar chip, uint addr);
  616. void get_spd_info(unsigned long* dimm_populated,
  617. unsigned char* iic0_dimm_addr,
  618. unsigned long num_dimm_banks);
  619. void check_mem_type
  620. (unsigned long* dimm_populated,
  621. unsigned char* iic0_dimm_addr,
  622. unsigned long num_dimm_banks);
  623. void check_volt_type
  624. (unsigned long* dimm_populated,
  625. unsigned char* iic0_dimm_addr,
  626. unsigned long num_dimm_banks);
  627. void program_cfg0(unsigned long* dimm_populated,
  628. unsigned char* iic0_dimm_addr,
  629. unsigned long num_dimm_banks);
  630. void program_cfg1(unsigned long* dimm_populated,
  631. unsigned char* iic0_dimm_addr,
  632. unsigned long num_dimm_banks);
  633. void program_rtr (unsigned long* dimm_populated,
  634. unsigned char* iic0_dimm_addr,
  635. unsigned long num_dimm_banks);
  636. void program_tr0 (unsigned long* dimm_populated,
  637. unsigned char* iic0_dimm_addr,
  638. unsigned long num_dimm_banks);
  639. void program_tr1 (void);
  640. void program_ecc (unsigned long num_bytes);
  641. unsigned
  642. long program_bxcr(unsigned long* dimm_populated,
  643. unsigned char* iic0_dimm_addr,
  644. unsigned long num_dimm_banks);
  645. /*
  646. * This function is reading data from the DIMM module EEPROM over the SPD bus
  647. * and uses that to program the sdram controller.
  648. *
  649. * This works on boards that has the same schematics that the IBM walnut has.
  650. *
  651. * BUG: Don't handle ECC memory
  652. * BUG: A few values in the TR register is currently hardcoded
  653. */
  654. long int spd_sdram(void) {
  655. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  656. unsigned long dimm_populated[sizeof(iic0_dimm_addr)];
  657. unsigned long total_size;
  658. unsigned long cfg0;
  659. unsigned long mcsts;
  660. unsigned long num_dimm_banks; /* on board dimm banks */
  661. num_dimm_banks = sizeof(iic0_dimm_addr);
  662. /*
  663. * Make sure I2C controller is initialized
  664. * before continuing.
  665. */
  666. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  667. /*
  668. * Read the SPD information using I2C interface. Check to see if the
  669. * DIMM slots are populated.
  670. */
  671. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  672. /*
  673. * Check the memory type for the dimms plugged.
  674. */
  675. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  676. /*
  677. * Check the voltage type for the dimms plugged.
  678. */
  679. check_volt_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  680. /*
  681. * program 440GP SDRAM controller options (SDRAM0_CFG0)
  682. */
  683. program_cfg0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  684. /*
  685. * program 440GP SDRAM controller options (SDRAM0_CFG1)
  686. */
  687. program_cfg1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  688. /*
  689. * program SDRAM refresh register (SDRAM0_RTR)
  690. */
  691. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  692. /*
  693. * program SDRAM Timing Register 0 (SDRAM0_TR0)
  694. */
  695. program_tr0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  696. /*
  697. * program the BxCR registers to find out total sdram installed
  698. */
  699. total_size = program_bxcr(dimm_populated, iic0_dimm_addr,
  700. num_dimm_banks);
  701. /*
  702. * program SDRAM Clock Timing Register (SDRAM0_CLKTR)
  703. */
  704. mtsdram(mem_clktr, 0x40000000);
  705. /*
  706. * delay to ensure 200 usec has elapsed
  707. */
  708. udelay(400);
  709. /*
  710. * enable the memory controller
  711. */
  712. mfsdram(mem_cfg0, cfg0);
  713. mtsdram(mem_cfg0, cfg0 | SDRAM_CFG0_DCEN);
  714. /*
  715. * wait for SDRAM_CFG0_DC_EN to complete
  716. */
  717. while(1) {
  718. mfsdram(mem_mcsts, mcsts);
  719. if ((mcsts & SDRAM_MCSTS_MRSC) != 0) {
  720. break;
  721. }
  722. }
  723. /*
  724. * program SDRAM Timing Register 1, adding some delays
  725. */
  726. program_tr1();
  727. /*
  728. * if ECC is enabled, initialize parity bits
  729. */
  730. return total_size;
  731. }
  732. unsigned char spd_read(uchar chip, uint addr) {
  733. unsigned char data[2];
  734. if (i2c_read(chip, addr, 1, data, 1) == 0)
  735. return data[0];
  736. else
  737. return 0;
  738. }
  739. void get_spd_info(unsigned long* dimm_populated,
  740. unsigned char* iic0_dimm_addr,
  741. unsigned long num_dimm_banks)
  742. {
  743. unsigned long dimm_num;
  744. unsigned long dimm_found;
  745. unsigned char num_of_bytes;
  746. unsigned char total_size;
  747. dimm_found = FALSE;
  748. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  749. num_of_bytes = 0;
  750. total_size = 0;
  751. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  752. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  753. if ((num_of_bytes != 0) && (total_size != 0)) {
  754. dimm_populated[dimm_num] = TRUE;
  755. dimm_found = TRUE;
  756. #if 0
  757. printf("DIMM slot %lu: populated\n", dimm_num);
  758. #endif
  759. }
  760. else {
  761. dimm_populated[dimm_num] = FALSE;
  762. #if 0
  763. printf("DIMM slot %lu: Not populated\n", dimm_num);
  764. #endif
  765. }
  766. }
  767. if (dimm_found == FALSE) {
  768. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  769. hang();
  770. }
  771. }
  772. void check_mem_type(unsigned long* dimm_populated,
  773. unsigned char* iic0_dimm_addr,
  774. unsigned long num_dimm_banks)
  775. {
  776. unsigned long dimm_num;
  777. unsigned char dimm_type;
  778. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  779. if (dimm_populated[dimm_num] == TRUE) {
  780. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  781. switch (dimm_type) {
  782. case 7:
  783. #if 0
  784. printf("DIMM slot %lu: DDR SDRAM detected\n", dimm_num);
  785. #endif
  786. break;
  787. default:
  788. printf("ERROR: Unsupported DIMM detected in slot %lu.\n",
  789. dimm_num);
  790. printf("Only DDR SDRAM DIMMs are supported.\n");
  791. printf("Replace the DIMM module with a supported DIMM.\n\n");
  792. hang();
  793. break;
  794. }
  795. }
  796. }
  797. }
  798. void check_volt_type(unsigned long* dimm_populated,
  799. unsigned char* iic0_dimm_addr,
  800. unsigned long num_dimm_banks)
  801. {
  802. unsigned long dimm_num;
  803. unsigned long voltage_type;
  804. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  805. if (dimm_populated[dimm_num] == TRUE) {
  806. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  807. if (voltage_type != 0x04) {
  808. printf("ERROR: DIMM %lu with unsupported voltage level.\n",
  809. dimm_num);
  810. hang();
  811. }
  812. else {
  813. #if 0
  814. printf("DIMM %lu voltage level supported.\n", dimm_num);
  815. #endif
  816. }
  817. break;
  818. }
  819. }
  820. }
  821. void program_cfg0(unsigned long* dimm_populated,
  822. unsigned char* iic0_dimm_addr,
  823. unsigned long num_dimm_banks)
  824. {
  825. unsigned long dimm_num;
  826. unsigned long cfg0;
  827. unsigned long ecc_enabled;
  828. unsigned char ecc;
  829. unsigned char attributes;
  830. unsigned long data_width;
  831. unsigned long dimm_32bit;
  832. unsigned long dimm_64bit;
  833. /*
  834. * get Memory Controller Options 0 data
  835. */
  836. mfsdram(mem_cfg0, cfg0);
  837. /*
  838. * clear bits
  839. */
  840. cfg0 &= ~(SDRAM_CFG0_DCEN | SDRAM_CFG0_MCHK_MASK |
  841. SDRAM_CFG0_RDEN | SDRAM_CFG0_PMUD |
  842. SDRAM_CFG0_DMWD_MASK |
  843. SDRAM_CFG0_UIOS_MASK | SDRAM_CFG0_PDP);
  844. /*
  845. * FIXME: assume the DDR SDRAMs in both banks are the same
  846. */
  847. ecc_enabled = TRUE;
  848. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  849. if (dimm_populated[dimm_num] == TRUE) {
  850. ecc = spd_read(iic0_dimm_addr[dimm_num], 11);
  851. if (ecc != 0x02) {
  852. ecc_enabled = FALSE;
  853. }
  854. /*
  855. * program Registered DIMM Enable
  856. */
  857. attributes = spd_read(iic0_dimm_addr[dimm_num], 21);
  858. if ((attributes & 0x02) != 0x00) {
  859. cfg0 |= SDRAM_CFG0_RDEN;
  860. }
  861. /*
  862. * program DDR SDRAM Data Width
  863. */
  864. data_width =
  865. (unsigned long)spd_read(iic0_dimm_addr[dimm_num],6) +
  866. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num],7)) << 8);
  867. if (data_width == 64 || data_width == 72) {
  868. dimm_64bit = TRUE;
  869. cfg0 |= SDRAM_CFG0_DMWD_64;
  870. }
  871. else if (data_width == 32 || data_width == 40) {
  872. dimm_32bit = TRUE;
  873. cfg0 |= SDRAM_CFG0_DMWD_32;
  874. }
  875. else {
  876. printf("WARNING: DIMM with datawidth of %lu bits.\n",
  877. data_width);
  878. printf("Only DIMMs with 32 or 64 bit datawidths supported.\n");
  879. hang();
  880. }
  881. break;
  882. }
  883. }
  884. /*
  885. * program Memory Data Error Checking
  886. */
  887. if (ecc_enabled == TRUE) {
  888. cfg0 |= SDRAM_CFG0_MCHK_GEN;
  889. }
  890. else {
  891. cfg0 |= SDRAM_CFG0_MCHK_NON;
  892. }
  893. /*
  894. * program Page Management Unit
  895. */
  896. cfg0 |= SDRAM_CFG0_PMUD;
  897. /*
  898. * program Memory Controller Options 0
  899. * Note: DCEN must be enabled after all DDR SDRAM controller
  900. * configuration registers get initialized.
  901. */
  902. mtsdram(mem_cfg0, cfg0);
  903. }
  904. void program_cfg1(unsigned long* dimm_populated,
  905. unsigned char* iic0_dimm_addr,
  906. unsigned long num_dimm_banks)
  907. {
  908. unsigned long cfg1;
  909. mfsdram(mem_cfg1, cfg1);
  910. /*
  911. * Self-refresh exit, disable PM
  912. */
  913. cfg1 &= ~(SDRAM_CFG1_SRE | SDRAM_CFG1_PMEN);
  914. /*
  915. * program Memory Controller Options 1
  916. */
  917. mtsdram(mem_cfg1, cfg1);
  918. }
  919. void program_rtr (unsigned long* dimm_populated,
  920. unsigned char* iic0_dimm_addr,
  921. unsigned long num_dimm_banks)
  922. {
  923. unsigned long dimm_num;
  924. unsigned long bus_period_x_10;
  925. unsigned long refresh_rate = 0;
  926. unsigned char refresh_rate_type;
  927. unsigned long refresh_interval;
  928. unsigned long sdram_rtr;
  929. PPC440_SYS_INFO sys_info;
  930. /*
  931. * get the board info
  932. */
  933. get_sys_info(&sys_info);
  934. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  935. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  936. if (dimm_populated[dimm_num] == TRUE) {
  937. refresh_rate_type = 0x7F & spd_read(iic0_dimm_addr[dimm_num], 12);
  938. switch (refresh_rate_type) {
  939. case 0x00:
  940. refresh_rate = 15625;
  941. break;
  942. case 0x011:
  943. refresh_rate = 15625/4;
  944. break;
  945. case 0x02:
  946. refresh_rate = 15625/2;
  947. break;
  948. case 0x03:
  949. refresh_rate = 15626*2;
  950. break;
  951. case 0x04:
  952. refresh_rate = 15625*4;
  953. break;
  954. case 0x05:
  955. refresh_rate = 15625*8;
  956. break;
  957. default:
  958. printf("ERROR: DIMM %lu, unsupported refresh rate/type.\n",
  959. dimm_num);
  960. printf("Replace the DIMM module with a supported DIMM.\n");
  961. break;
  962. }
  963. break;
  964. }
  965. }
  966. refresh_interval = refresh_rate * 10 / bus_period_x_10;
  967. sdram_rtr = (refresh_interval & 0x3ff8) << 16;
  968. /*
  969. * program Refresh Timer Register (SDRAM0_RTR)
  970. */
  971. mtsdram(mem_rtr, sdram_rtr);
  972. }
  973. void program_tr0 (unsigned long* dimm_populated,
  974. unsigned char* iic0_dimm_addr,
  975. unsigned long num_dimm_banks)
  976. {
  977. unsigned long dimm_num;
  978. unsigned long tr0;
  979. unsigned char wcsbc;
  980. unsigned char t_rp_ns;
  981. unsigned char t_rcd_ns;
  982. unsigned char t_ras_ns;
  983. unsigned long t_rp_clk;
  984. unsigned long t_ras_rcd_clk;
  985. unsigned long t_rcd_clk;
  986. unsigned long t_rfc_clk;
  987. unsigned long plb_check;
  988. unsigned char cas_bit;
  989. unsigned long cas_index;
  990. unsigned char cas_2_0_available;
  991. unsigned char cas_2_5_available;
  992. unsigned char cas_3_0_available;
  993. unsigned long cycle_time_ns_x_10[3];
  994. unsigned long tcyc_3_0_ns_x_10;
  995. unsigned long tcyc_2_5_ns_x_10;
  996. unsigned long tcyc_2_0_ns_x_10;
  997. unsigned long tcyc_reg;
  998. unsigned long bus_period_x_10;
  999. PPC440_SYS_INFO sys_info;
  1000. unsigned long residue;
  1001. /*
  1002. * get the board info
  1003. */
  1004. get_sys_info(&sys_info);
  1005. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  1006. /*
  1007. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  1008. */
  1009. mfsdram(mem_tr0, tr0);
  1010. tr0 &= ~(SDRAM_TR0_SDWR_MASK | SDRAM_TR0_SDWD_MASK |
  1011. SDRAM_TR0_SDCL_MASK | SDRAM_TR0_SDPA_MASK |
  1012. SDRAM_TR0_SDCP_MASK | SDRAM_TR0_SDLD_MASK |
  1013. SDRAM_TR0_SDRA_MASK | SDRAM_TR0_SDRD_MASK);
  1014. /*
  1015. * initialization
  1016. */
  1017. wcsbc = 0;
  1018. t_rp_ns = 0;
  1019. t_rcd_ns = 0;
  1020. t_ras_ns = 0;
  1021. cas_2_0_available = TRUE;
  1022. cas_2_5_available = TRUE;
  1023. cas_3_0_available = TRUE;
  1024. tcyc_2_0_ns_x_10 = 0;
  1025. tcyc_2_5_ns_x_10 = 0;
  1026. tcyc_3_0_ns_x_10 = 0;
  1027. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1028. if (dimm_populated[dimm_num] == TRUE) {
  1029. wcsbc = spd_read(iic0_dimm_addr[dimm_num], 15);
  1030. t_rp_ns = spd_read(iic0_dimm_addr[dimm_num], 27) >> 2;
  1031. t_rcd_ns = spd_read(iic0_dimm_addr[dimm_num], 29) >> 2;
  1032. t_ras_ns = spd_read(iic0_dimm_addr[dimm_num], 30);
  1033. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  1034. for (cas_index = 0; cas_index < 3; cas_index++) {
  1035. switch (cas_index) {
  1036. case 0:
  1037. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  1038. break;
  1039. case 1:
  1040. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  1041. break;
  1042. default:
  1043. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  1044. break;
  1045. }
  1046. if ((tcyc_reg & 0x0F) >= 10) {
  1047. printf("ERROR: Tcyc incorrect for DIMM in slot %lu\n",
  1048. dimm_num);
  1049. hang();
  1050. }
  1051. cycle_time_ns_x_10[cas_index] =
  1052. (((tcyc_reg & 0xF0) >> 4) * 10) + (tcyc_reg & 0x0F);
  1053. }
  1054. cas_index = 0;
  1055. if ((cas_bit & 0x80) != 0) {
  1056. cas_index += 3;
  1057. }
  1058. else if ((cas_bit & 0x40) != 0) {
  1059. cas_index += 2;
  1060. }
  1061. else if ((cas_bit & 0x20) != 0) {
  1062. cas_index += 1;
  1063. }
  1064. if (((cas_bit & 0x10) != 0) && (cas_index < 3)) {
  1065. tcyc_3_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1066. cas_index++;
  1067. }
  1068. else {
  1069. if (cas_index != 0) {
  1070. cas_index++;
  1071. }
  1072. cas_3_0_available = FALSE;
  1073. }
  1074. if (((cas_bit & 0x08) != 0) || (cas_index < 3)) {
  1075. tcyc_2_5_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1076. cas_index++;
  1077. }
  1078. else {
  1079. if (cas_index != 0) {
  1080. cas_index++;
  1081. }
  1082. cas_2_5_available = FALSE;
  1083. }
  1084. if (((cas_bit & 0x04) != 0) || (cas_index < 3)) {
  1085. tcyc_2_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1086. cas_index++;
  1087. }
  1088. else {
  1089. if (cas_index != 0) {
  1090. cas_index++;
  1091. }
  1092. cas_2_0_available = FALSE;
  1093. }
  1094. break;
  1095. }
  1096. }
  1097. /*
  1098. * Program SD_WR and SD_WCSBC fields
  1099. */
  1100. tr0 |= SDRAM_TR0_SDWR_2_CLK; /* Write Recovery: 2 CLK */
  1101. switch (wcsbc) {
  1102. case 0:
  1103. tr0 |= SDRAM_TR0_SDWD_0_CLK;
  1104. break;
  1105. default:
  1106. tr0 |= SDRAM_TR0_SDWD_1_CLK;
  1107. break;
  1108. }
  1109. /*
  1110. * Program SD_CASL field
  1111. */
  1112. if ((cas_2_0_available == TRUE) &&
  1113. (bus_period_x_10 >= tcyc_2_0_ns_x_10)) {
  1114. tr0 |= SDRAM_TR0_SDCL_2_0_CLK;
  1115. }
  1116. else if((cas_2_5_available == TRUE) &&
  1117. (bus_period_x_10 >= tcyc_2_5_ns_x_10)) {
  1118. tr0 |= SDRAM_TR0_SDCL_2_5_CLK;
  1119. }
  1120. else if((cas_3_0_available == TRUE) &&
  1121. (bus_period_x_10 >= tcyc_3_0_ns_x_10)) {
  1122. tr0 |= SDRAM_TR0_SDCL_3_0_CLK;
  1123. }
  1124. else {
  1125. printf("ERROR: No supported CAS latency with the installed DIMMs.\n");
  1126. printf("Only CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  1127. printf("Make sure the PLB speed is within the supported range.\n");
  1128. hang();
  1129. }
  1130. /*
  1131. * Calculate Trp in clock cycles and round up if necessary
  1132. * Program SD_PTA field
  1133. */
  1134. t_rp_clk = sys_info.freqPLB * t_rp_ns / ONE_BILLION;
  1135. plb_check = ONE_BILLION * t_rp_clk / t_rp_ns;
  1136. if (sys_info.freqPLB != plb_check) {
  1137. t_rp_clk++;
  1138. }
  1139. switch ((unsigned long)t_rp_clk) {
  1140. case 0:
  1141. case 1:
  1142. case 2:
  1143. tr0 |= SDRAM_TR0_SDPA_2_CLK;
  1144. break;
  1145. case 3:
  1146. tr0 |= SDRAM_TR0_SDPA_3_CLK;
  1147. break;
  1148. default:
  1149. tr0 |= SDRAM_TR0_SDPA_4_CLK;
  1150. break;
  1151. }
  1152. /*
  1153. * Program SD_CTP field
  1154. */
  1155. t_ras_rcd_clk = sys_info.freqPLB * (t_ras_ns - t_rcd_ns) / ONE_BILLION;
  1156. plb_check = ONE_BILLION * t_ras_rcd_clk / (t_ras_ns - t_rcd_ns);
  1157. if (sys_info.freqPLB != plb_check) {
  1158. t_ras_rcd_clk++;
  1159. }
  1160. switch (t_ras_rcd_clk) {
  1161. case 0:
  1162. case 1:
  1163. case 2:
  1164. tr0 |= SDRAM_TR0_SDCP_2_CLK;
  1165. break;
  1166. case 3:
  1167. tr0 |= SDRAM_TR0_SDCP_3_CLK;
  1168. break;
  1169. case 4:
  1170. tr0 |= SDRAM_TR0_SDCP_4_CLK;
  1171. break;
  1172. default:
  1173. tr0 |= SDRAM_TR0_SDCP_5_CLK;
  1174. break;
  1175. }
  1176. /*
  1177. * Program SD_LDF field
  1178. */
  1179. tr0 |= SDRAM_TR0_SDLD_2_CLK;
  1180. /*
  1181. * Program SD_RFTA field
  1182. * FIXME tRFC hardcoded as 75 nanoseconds
  1183. */
  1184. t_rfc_clk = sys_info.freqPLB / (ONE_BILLION / 75);
  1185. residue = sys_info.freqPLB % (ONE_BILLION / 75);
  1186. if (residue >= (ONE_BILLION / 150)) {
  1187. t_rfc_clk++;
  1188. }
  1189. switch (t_rfc_clk) {
  1190. case 0:
  1191. case 1:
  1192. case 2:
  1193. case 3:
  1194. case 4:
  1195. case 5:
  1196. case 6:
  1197. tr0 |= SDRAM_TR0_SDRA_6_CLK;
  1198. break;
  1199. case 7:
  1200. tr0 |= SDRAM_TR0_SDRA_7_CLK;
  1201. break;
  1202. case 8:
  1203. tr0 |= SDRAM_TR0_SDRA_8_CLK;
  1204. break;
  1205. case 9:
  1206. tr0 |= SDRAM_TR0_SDRA_9_CLK;
  1207. break;
  1208. case 10:
  1209. tr0 |= SDRAM_TR0_SDRA_10_CLK;
  1210. break;
  1211. case 11:
  1212. tr0 |= SDRAM_TR0_SDRA_11_CLK;
  1213. break;
  1214. case 12:
  1215. tr0 |= SDRAM_TR0_SDRA_12_CLK;
  1216. break;
  1217. default:
  1218. tr0 |= SDRAM_TR0_SDRA_13_CLK;
  1219. break;
  1220. }
  1221. /*
  1222. * Program SD_RCD field
  1223. */
  1224. t_rcd_clk = sys_info.freqPLB * t_rcd_ns / ONE_BILLION;
  1225. plb_check = ONE_BILLION * t_rcd_clk / t_rcd_ns;
  1226. if (sys_info.freqPLB != plb_check) {
  1227. t_rcd_clk++;
  1228. }
  1229. switch (t_rcd_clk) {
  1230. case 0:
  1231. case 1:
  1232. case 2:
  1233. tr0 |= SDRAM_TR0_SDRD_2_CLK;
  1234. break;
  1235. case 3:
  1236. tr0 |= SDRAM_TR0_SDRD_3_CLK;
  1237. break;
  1238. default:
  1239. tr0 |= SDRAM_TR0_SDRD_4_CLK;
  1240. break;
  1241. }
  1242. #if 0
  1243. printf("tr0: %x\n", tr0);
  1244. #endif
  1245. mtsdram(mem_tr0, tr0);
  1246. }
  1247. void program_tr1 (void)
  1248. {
  1249. unsigned long tr0;
  1250. unsigned long tr1;
  1251. unsigned long cfg0;
  1252. unsigned long ecc_temp;
  1253. unsigned long dlycal;
  1254. unsigned long dly_val;
  1255. unsigned long i, j, k;
  1256. unsigned long bxcr_num;
  1257. unsigned long max_pass_length;
  1258. unsigned long current_pass_length;
  1259. unsigned long current_fail_length;
  1260. unsigned long current_start;
  1261. unsigned long rdclt;
  1262. unsigned long rdclt_offset;
  1263. long max_start;
  1264. long max_end;
  1265. long rdclt_average;
  1266. unsigned char window_found;
  1267. unsigned char fail_found;
  1268. unsigned char pass_found;
  1269. unsigned long * membase;
  1270. PPC440_SYS_INFO sys_info;
  1271. /*
  1272. * get the board info
  1273. */
  1274. get_sys_info(&sys_info);
  1275. /*
  1276. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  1277. */
  1278. mfsdram(mem_tr1, tr1);
  1279. tr1 &= ~(SDRAM_TR1_RDSS_MASK | SDRAM_TR1_RDSL_MASK |
  1280. SDRAM_TR1_RDCD_MASK | SDRAM_TR1_RDCT_MASK);
  1281. mfsdram(mem_tr0, tr0);
  1282. if (((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) &&
  1283. (sys_info.freqPLB > 100000000)) {
  1284. tr1 |= SDRAM_TR1_RDSS_TR2;
  1285. tr1 |= SDRAM_TR1_RDSL_STAGE3;
  1286. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1287. }
  1288. else {
  1289. tr1 |= SDRAM_TR1_RDSS_TR1;
  1290. tr1 |= SDRAM_TR1_RDSL_STAGE2;
  1291. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1292. }
  1293. /*
  1294. * save CFG0 ECC setting to a temporary variable and turn ECC off
  1295. */
  1296. mfsdram(mem_cfg0, cfg0);
  1297. ecc_temp = cfg0 & SDRAM_CFG0_MCHK_MASK;
  1298. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_NON);
  1299. /*
  1300. * get the delay line calibration register value
  1301. */
  1302. mfsdram(mem_dlycal, dlycal);
  1303. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  1304. max_pass_length = 0;
  1305. max_start = 0;
  1306. max_end = 0;
  1307. current_pass_length = 0;
  1308. current_fail_length = 0;
  1309. current_start = 0;
  1310. rdclt_offset = 0;
  1311. window_found = FALSE;
  1312. fail_found = FALSE;
  1313. pass_found = FALSE;
  1314. #ifdef DEBUG
  1315. printf("Starting memory test ");
  1316. #endif
  1317. for (k = 0; k < NUMHALFCYCLES; k++) {
  1318. for (rdclt = 0; rdclt < dly_val; rdclt++) {
  1319. /*
  1320. * Set the timing reg for the test.
  1321. */
  1322. mtsdram(mem_tr1, (tr1 | SDRAM_TR1_RDCT_ENCODE(rdclt)));
  1323. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  1324. mtdcr(memcfga, mem_b0cr + (bxcr_num<<2));
  1325. if ((mfdcr(memcfgd) & SDRAM_BXCR_SDBE) == SDRAM_BXCR_SDBE) {
  1326. /* Bank is enabled */
  1327. membase = (unsigned long*)
  1328. (mfdcr(memcfgd) & SDRAM_BXCR_SDBA_MASK);
  1329. /*
  1330. * Run the short memory test
  1331. */
  1332. for (i = 0; i < NUMMEMTESTS; i++) {
  1333. for (j = 0; j < NUMMEMWORDS; j++) {
  1334. membase[j] = test[i][j];
  1335. ppcDcbf((unsigned long)&(membase[j]));
  1336. }
  1337. for (j = 0; j < NUMMEMWORDS; j++) {
  1338. if (membase[j] != test[i][j]) {
  1339. ppcDcbf((unsigned long)&(membase[j]));
  1340. break;
  1341. }
  1342. ppcDcbf((unsigned long)&(membase[j]));
  1343. }
  1344. if (j < NUMMEMWORDS) {
  1345. break;
  1346. }
  1347. }
  1348. /*
  1349. * see if the rdclt value passed
  1350. */
  1351. if (i < NUMMEMTESTS) {
  1352. break;
  1353. }
  1354. }
  1355. }
  1356. if (bxcr_num == MAXBXCR) {
  1357. if (fail_found == TRUE) {
  1358. pass_found = TRUE;
  1359. if (current_pass_length == 0) {
  1360. current_start = rdclt_offset + rdclt;
  1361. }
  1362. current_fail_length = 0;
  1363. current_pass_length++;
  1364. if (current_pass_length > max_pass_length) {
  1365. max_pass_length = current_pass_length;
  1366. max_start = current_start;
  1367. max_end = rdclt_offset + rdclt;
  1368. }
  1369. }
  1370. }
  1371. else {
  1372. current_pass_length = 0;
  1373. current_fail_length++;
  1374. if (current_fail_length >= (dly_val>>2)) {
  1375. if (fail_found == FALSE) {
  1376. fail_found = TRUE;
  1377. }
  1378. else if (pass_found == TRUE) {
  1379. window_found = TRUE;
  1380. break;
  1381. }
  1382. }
  1383. }
  1384. }
  1385. #ifdef DEBUG
  1386. printf(".");
  1387. #endif
  1388. if (window_found == TRUE) {
  1389. break;
  1390. }
  1391. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1392. rdclt_offset += dly_val;
  1393. }
  1394. #ifdef DEBUG
  1395. printf("\n");
  1396. #endif
  1397. /*
  1398. * make sure we find the window
  1399. */
  1400. if (window_found == FALSE) {
  1401. printf("ERROR: Cannot determine a common read delay.\n");
  1402. hang();
  1403. }
  1404. /*
  1405. * restore the orignal ECC setting
  1406. */
  1407. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | ecc_temp);
  1408. /*
  1409. * set the SDRAM TR1 RDCD value
  1410. */
  1411. tr1 &= ~SDRAM_TR1_RDCD_MASK;
  1412. if ((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) {
  1413. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1414. }
  1415. else {
  1416. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1417. }
  1418. /*
  1419. * set the SDRAM TR1 RDCLT value
  1420. */
  1421. tr1 &= ~SDRAM_TR1_RDCT_MASK;
  1422. while (max_end >= (dly_val<<1)) {
  1423. max_end -= (dly_val<<1);
  1424. max_start -= (dly_val<<1);
  1425. }
  1426. rdclt_average = ((max_start + max_end) >> 1);
  1427. if (rdclt_average >= 0x60)
  1428. while(1);
  1429. if (rdclt_average < 0) {
  1430. rdclt_average = 0;
  1431. }
  1432. if (rdclt_average >= dly_val) {
  1433. rdclt_average -= dly_val;
  1434. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1435. }
  1436. tr1 |= SDRAM_TR1_RDCT_ENCODE(rdclt_average);
  1437. #if 0
  1438. printf("tr1: %x\n", tr1);
  1439. #endif
  1440. /*
  1441. * program SDRAM Timing Register 1 TR1
  1442. */
  1443. mtsdram(mem_tr1, tr1);
  1444. }
  1445. unsigned long program_bxcr(unsigned long* dimm_populated,
  1446. unsigned char* iic0_dimm_addr,
  1447. unsigned long num_dimm_banks)
  1448. {
  1449. unsigned long dimm_num;
  1450. unsigned long bxcr_num;
  1451. unsigned long bank_base_addr;
  1452. unsigned long bank_size_bytes;
  1453. unsigned long cr;
  1454. unsigned long i;
  1455. unsigned long temp;
  1456. unsigned char num_row_addr;
  1457. unsigned char num_col_addr;
  1458. unsigned char num_banks;
  1459. unsigned char bank_size_id;
  1460. /*
  1461. * Set the BxCR regs. First, wipe out the bank config registers.
  1462. */
  1463. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  1464. mtdcr(memcfga, mem_b0cr + (bxcr_num << 2));
  1465. mtdcr(memcfgd, 0x00000000);
  1466. }
  1467. /*
  1468. * reset the bank_base address
  1469. */
  1470. bank_base_addr = CFG_SDRAM_BASE;
  1471. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1472. if (dimm_populated[dimm_num] == TRUE) {
  1473. num_row_addr = spd_read(iic0_dimm_addr[dimm_num], 3);
  1474. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1475. num_banks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1476. bank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  1477. /*
  1478. * Set the SDRAM0_BxCR regs
  1479. */
  1480. cr = 0;
  1481. bank_size_bytes = 4 * 1024 * 1024 * bank_size_id;
  1482. switch (bank_size_id) {
  1483. case 0x02:
  1484. cr |= SDRAM_BXCR_SDSZ_8;
  1485. break;
  1486. case 0x04:
  1487. cr |= SDRAM_BXCR_SDSZ_16;
  1488. break;
  1489. case 0x08:
  1490. cr |= SDRAM_BXCR_SDSZ_32;
  1491. break;
  1492. case 0x10:
  1493. cr |= SDRAM_BXCR_SDSZ_64;
  1494. break;
  1495. case 0x20:
  1496. cr |= SDRAM_BXCR_SDSZ_128;
  1497. break;
  1498. case 0x40:
  1499. cr |= SDRAM_BXCR_SDSZ_256;
  1500. break;
  1501. case 0x80:
  1502. cr |= SDRAM_BXCR_SDSZ_512;
  1503. break;
  1504. default:
  1505. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1506. dimm_num);
  1507. printf("ERROR: Unsupported value for the banksize: %d.\n",
  1508. bank_size_id);
  1509. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1510. hang();
  1511. }
  1512. switch (num_col_addr) {
  1513. case 0x08:
  1514. cr |= SDRAM_BXCR_SDAM_1;
  1515. break;
  1516. case 0x09:
  1517. cr |= SDRAM_BXCR_SDAM_2;
  1518. break;
  1519. case 0x0A:
  1520. cr |= SDRAM_BXCR_SDAM_3;
  1521. break;
  1522. case 0x0B:
  1523. cr |= SDRAM_BXCR_SDAM_4;
  1524. break;
  1525. default:
  1526. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1527. dimm_num);
  1528. printf("ERROR: Unsupported value for number of "
  1529. "column addresses: %d.\n", num_col_addr);
  1530. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1531. hang();
  1532. }
  1533. /*
  1534. * enable the bank
  1535. */
  1536. cr |= SDRAM_BXCR_SDBE;
  1537. /*------------------------------------------------------------------
  1538. | This next section is hardware dependent and must be programmed
  1539. | to match the hardware.
  1540. +-----------------------------------------------------------------*/
  1541. if (dimm_num == 0) {
  1542. for (i = 0; i < num_banks; i++) {
  1543. mtdcr(memcfga, mem_b0cr + (i << 2));
  1544. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK |
  1545. SDRAM_BXCR_SDSZ_MASK |
  1546. SDRAM_BXCR_SDAM_MASK |
  1547. SDRAM_BXCR_SDBE);
  1548. cr |= temp;
  1549. cr |= bank_base_addr & SDRAM_BXCR_SDBA_MASK;
  1550. mtdcr(memcfgd, cr);
  1551. bank_base_addr += bank_size_bytes;
  1552. }
  1553. }
  1554. else {
  1555. for (i = 0; i < num_banks; i++) {
  1556. mtdcr(memcfga, mem_b2cr + (i << 2));
  1557. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK |
  1558. SDRAM_BXCR_SDSZ_MASK |
  1559. SDRAM_BXCR_SDAM_MASK |
  1560. SDRAM_BXCR_SDBE);
  1561. cr |= temp;
  1562. cr |= bank_base_addr & SDRAM_BXCR_SDBA_MASK;
  1563. mtdcr(memcfgd, cr);
  1564. bank_base_addr += bank_size_bytes;
  1565. }
  1566. }
  1567. }
  1568. }
  1569. return(bank_base_addr);
  1570. }
  1571. void program_ecc (unsigned long num_bytes)
  1572. {
  1573. unsigned long bank_base_addr;
  1574. unsigned long current_address;
  1575. unsigned long end_address;
  1576. unsigned long address_increment;
  1577. unsigned long cfg0;
  1578. /*
  1579. * get Memory Controller Options 0 data
  1580. */
  1581. mfsdram(mem_cfg0, cfg0);
  1582. /*
  1583. * reset the bank_base address
  1584. */
  1585. bank_base_addr = CFG_SDRAM_BASE;
  1586. if ((cfg0 & SDRAM_CFG0_MCHK_MASK) != SDRAM_CFG0_MCHK_NON) {
  1587. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1588. SDRAM_CFG0_MCHK_GEN);
  1589. if ((cfg0 & SDRAM_CFG0_DMWD_MASK) == SDRAM_CFG0_DMWD_32) {
  1590. address_increment = 4;
  1591. }
  1592. else {
  1593. address_increment = 8;
  1594. }
  1595. current_address = (unsigned long)(bank_base_addr);
  1596. end_address = (unsigned long)(bank_base_addr) + num_bytes;
  1597. while (current_address < end_address) {
  1598. *((unsigned long*)current_address) = 0x00000000;
  1599. current_address += address_increment;
  1600. }
  1601. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1602. SDRAM_CFG0_MCHK_CHK);
  1603. }
  1604. }
  1605. #endif /* CONFIG_440 */
  1606. #endif /* CONFIG_SPD_EEPROM */