cpu_init.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. * (C) Copyright 2000
  3. * Rob Taylor. Flying Pig Systems. robt@flyingpig.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <mpc824x.h>
  26. #ifndef CFG_BANK0_ROW
  27. #define CFG_BANK0_ROW 0
  28. #endif
  29. #ifndef CFG_BANK1_ROW
  30. #define CFG_BANK1_ROW 0
  31. #endif
  32. #ifndef CFG_BANK2_ROW
  33. #define CFG_BANK2_ROW 0
  34. #endif
  35. #ifndef CFG_BANK3_ROW
  36. #define CFG_BANK3_ROW 0
  37. #endif
  38. #ifndef CFG_BANK4_ROW
  39. #define CFG_BANK4_ROW 0
  40. #endif
  41. #ifndef CFG_BANK5_ROW
  42. #define CFG_BANK5_ROW 0
  43. #endif
  44. #ifndef CFG_BANK6_ROW
  45. #define CFG_BANK6_ROW 0
  46. #endif
  47. #ifndef CFG_BANK7_ROW
  48. #define CFG_BANK7_ROW 0
  49. #endif
  50. #ifndef CFG_DBUS_SIZE2
  51. #define CFG_DBUS_SIZE2 0
  52. #endif
  53. /*
  54. * Breath some life into the CPU...
  55. *
  56. * Set up the memory map,
  57. * initialize a bunch of registers,
  58. */
  59. void
  60. cpu_init_f (void)
  61. {
  62. /* MOUSSE board is initialized in asm */
  63. #if !defined(CONFIG_MOUSSE) && !defined(CONFIG_BMW)
  64. register unsigned long val;
  65. CONFIG_WRITE_HALFWORD(PCICR, 0x06); /* Bus Master, respond to PCI memory space acesses*/
  66. /* CONFIG_WRITE_HALFWORD(PCISR, 0xffff); */ /*reset PCISR*/
  67. #if defined(CONFIG_MUSENKI) || defined(CONFIG_PN62)
  68. /* Why is this here, you ask? Try, just try setting 0x8000
  69. * in PCIACR with CONFIG_WRITE_HALFWORD()
  70. * this one was a stumper, and we are annoyed
  71. */
  72. #define M_CONFIG_WRITE_HALFWORD( addr, data ) \
  73. __asm__ __volatile__(" \
  74. stw %2,0(%0)\n \
  75. sync\n \
  76. sth %3,2(%1)\n \
  77. sync\n \
  78. " \
  79. : /* no output */ \
  80. : "r" (CONFIG_ADDR), "r" (CONFIG_DATA), \
  81. "r" (PCISWAP(addr & ~3)), "r" (PCISWAP(data << 16)) \
  82. );
  83. M_CONFIG_WRITE_HALFWORD(PCIACR, 0x8000);
  84. #endif
  85. CONFIG_WRITE_BYTE(PCLSR, 0x8); /* set PCI cache line size */
  86. CONFIG_WRITE_BYTE (PLTR, 0x40); /* set PCI latency timer */
  87. /*
  88. * Note that although this bit is cleared after a hard reset, it
  89. * must be explicitly set and then cleared by software during
  90. * initialization in order to guarantee correct operation of the
  91. * DLL and the SDRAM_CLK[0:3] signals (if they are used).
  92. */
  93. CONFIG_READ_BYTE (AMBOR, val);
  94. CONFIG_WRITE_BYTE(AMBOR, val & 0xDF);
  95. CONFIG_WRITE_BYTE(AMBOR, val | 0x20);
  96. CONFIG_WRITE_BYTE(AMBOR, val & 0xDF);
  97. #ifdef CONFIG_MPC8245
  98. /* silicon bug 28 MPC8245 */
  99. CONFIG_READ_BYTE(AMBOR,val);
  100. CONFIG_WRITE_BYTE(AMBOR,val|0x1);
  101. CONFIG_READ_BYTE(PCMBCR,val);
  102. /* in order not to corrupt data which is being read over the PCI bus
  103. * with the PPC as slave, we need to reduce the number of PCMRBs to 1,
  104. * 4.11 in the processor user manual
  105. * */
  106. #if 1
  107. CONFIG_WRITE_BYTE(PCMBCR,(val|0xC0)); /* 1 PCMRB */
  108. #else
  109. CONFIG_WRITE_BYTE(PCMBCR,(val|0x80)); /* 2 PCMRBs */
  110. CONFIG_WRITE_BYTE(PCMBCR,(val|0x40)); /* 3 PCMRBs */
  111. /* default, 4 PCMRBs are used, so don't change the
  112. * register is this is _really_ what you want: data
  113. * corruption with no performance gain
  114. */
  115. #endif
  116. #endif
  117. CONFIG_READ_WORD(PICR1, val);
  118. #if defined(CONFIG_MPC8240)
  119. CONFIG_WRITE_WORD( PICR1,
  120. (val & (PICR1_ADDRESS_MAP | PICR1_RCS0)) |
  121. PIRC1_MSK | PICR1_PROC_TYPE_603E |
  122. PICR1_FLASH_WR_EN | PICR1_MCP_EN |
  123. PICR1_CF_DPARK | PICR1_EN_PCS |
  124. PICR1_CF_APARK );
  125. #elif defined(CONFIG_MPC8245)
  126. CONFIG_WRITE_WORD( PICR1,
  127. (val & (PICR1_RCS0)) |
  128. PICR1_PROC_TYPE_603E |
  129. PICR1_FLASH_WR_EN | PICR1_MCP_EN |
  130. PICR1_CF_DPARK | PICR1_NO_BUSW_CK |
  131. PICR1_DEC| PICR1_CF_APARK | 0x10); /* 8245 UM says bit 4 must be set */
  132. #else
  133. #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
  134. #endif
  135. CONFIG_READ_WORD(PICR2, val);
  136. val= val & ~ (PICR2_CF_SNOOP_WS_MASK | PICR2_CF_APHASE_WS_MASK); /*mask off waitstate bits*/
  137. #ifndef CONFIG_PN62
  138. val |= PICR2_CF_SNOOP_WS_1WS | PICR2_CF_APHASE_WS_1WS; /*1 wait state*/
  139. #endif
  140. CONFIG_WRITE_WORD(PICR2, val);
  141. CONFIG_WRITE_WORD(EUMBBAR, CFG_EUMB_ADDR);
  142. #ifndef CFG_RAMBOOT
  143. CONFIG_WRITE_WORD(MCCR1, (CFG_ROMNAL << MCCR1_ROMNAL_SHIFT) |
  144. (CFG_BANK0_ROW) |
  145. (CFG_BANK1_ROW << MCCR1_BANK1ROW_SHIFT) |
  146. (CFG_BANK2_ROW << MCCR1_BANK2ROW_SHIFT) |
  147. (CFG_BANK3_ROW << MCCR1_BANK3ROW_SHIFT) |
  148. (CFG_BANK4_ROW << MCCR1_BANK4ROW_SHIFT) |
  149. (CFG_BANK5_ROW << MCCR1_BANK5ROW_SHIFT) |
  150. (CFG_BANK6_ROW << MCCR1_BANK6ROW_SHIFT) |
  151. (CFG_BANK7_ROW << MCCR1_BANK7ROW_SHIFT) |
  152. (CFG_ROMFAL << MCCR1_ROMFAL_SHIFT));
  153. #endif
  154. #if defined(CFG_ASRISE) && defined(CFG_ASFALL)
  155. CONFIG_WRITE_WORD(MCCR2, CFG_REFINT << MCCR2_REFINT_SHIFT |
  156. CFG_ASRISE << MCCR2_ASRISE_SHIFT |
  157. CFG_ASFALL << MCCR2_ASFALL_SHIFT);
  158. #else
  159. CONFIG_WRITE_WORD(MCCR2, CFG_REFINT << MCCR2_REFINT_SHIFT);
  160. #endif
  161. #if defined(CONFIG_MPC8240)
  162. CONFIG_WRITE_WORD(MCCR3,
  163. (((CFG_BSTOPRE & 0x003c) >> 2) << MCCR3_BSTOPRE2TO5_SHIFT) |
  164. (CFG_REFREC << MCCR3_REFREC_SHIFT) |
  165. (CFG_RDLAT << MCCR3_RDLAT_SHIFT));
  166. #elif defined(CONFIG_MPC8245)
  167. CONFIG_WRITE_WORD(MCCR3,
  168. (((CFG_BSTOPRE & 0x003c) >> 2) << MCCR3_BSTOPRE2TO5_SHIFT) |
  169. (CFG_REFREC << MCCR3_REFREC_SHIFT));
  170. #else
  171. #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
  172. #endif
  173. /* this is gross. We think these should all be the same, and various boards
  174. * should define CFG_ACTORW to 0 if they don't want to set it, or even, if
  175. * its not set, we define it to zero in this file
  176. */
  177. #if defined(CONFIG_CU824) || defined(CONFIG_PN62)
  178. CONFIG_WRITE_WORD(MCCR4,
  179. (CFG_PRETOACT << MCCR4_PRETOACT_SHIFT) |
  180. (CFG_ACTTOPRE << MCCR4_ACTTOPRE_SHIFT) |
  181. MCCR4_BIT21 |
  182. (CFG_REGISTERD_TYPE_BUFFER ? MCCR4_REGISTERED: 0) |
  183. ((CFG_BSTOPRE & 0x0003) <<MCCR4_BSTOPRE0TO1_SHIFT ) |
  184. (((CFG_SDMODE_CAS_LAT <<4) | (CFG_SDMODE_WRAP <<3) |
  185. CFG_SDMODE_BURSTLEN) << MCCR4_SDMODE_SHIFT) |
  186. (CFG_ACTORW << MCCR4_ACTTORW_SHIFT) |
  187. (((CFG_BSTOPRE & 0x03c0) >> 6) << MCCR4_BSTOPRE6TO9_SHIFT));
  188. #elif defined(CONFIG_MPC8240)
  189. CONFIG_WRITE_WORD(MCCR4,
  190. (CFG_PRETOACT << MCCR4_PRETOACT_SHIFT) |
  191. (CFG_ACTTOPRE << MCCR4_ACTTOPRE_SHIFT) |
  192. MCCR4_BIT21 |
  193. (CFG_REGISTERD_TYPE_BUFFER ? MCCR4_REGISTERED: 0) |
  194. ((CFG_BSTOPRE & 0x0003) <<MCCR4_BSTOPRE0TO1_SHIFT ) |
  195. (((CFG_SDMODE_CAS_LAT <<4) | (CFG_SDMODE_WRAP <<3) |
  196. (CFG_SDMODE_BURSTLEN)) <<MCCR4_SDMODE_SHIFT) |
  197. (((CFG_BSTOPRE & 0x03c0) >> 6) <<MCCR4_BSTOPRE6TO9_SHIFT ));
  198. #elif defined(CONFIG_MPC8245)
  199. CONFIG_READ_WORD(MCCR1, val);
  200. val &= MCCR1_DBUS_SIZE0; /* test for 64-bit mem bus */
  201. CONFIG_WRITE_WORD(MCCR4,
  202. (CFG_PRETOACT << MCCR4_PRETOACT_SHIFT) |
  203. (CFG_ACTTOPRE << MCCR4_ACTTOPRE_SHIFT) |
  204. (CFG_EXTROM ? MCCR4_EXTROM : 0) |
  205. (CFG_REGDIMM ? MCCR4_REGDIMM : 0) |
  206. (CFG_REGISTERD_TYPE_BUFFER ? MCCR4_REGISTERED: 0) |
  207. ((CFG_BSTOPRE & 0x0003) <<MCCR4_BSTOPRE0TO1_SHIFT ) |
  208. (CFG_DBUS_SIZE2 << MCCR4_DBUS_SIZE2_SHIFT) |
  209. (((CFG_SDMODE_CAS_LAT <<4) | (CFG_SDMODE_WRAP <<3) |
  210. (val ? 2 : 3)) << MCCR4_SDMODE_SHIFT) |
  211. (CFG_ACTORW << MCCR4_ACTTORW_SHIFT) |
  212. (((CFG_BSTOPRE & 0x03c0) >> 6) <<MCCR4_BSTOPRE6TO9_SHIFT ));
  213. #else
  214. #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)
  215. #endif
  216. CONFIG_WRITE_WORD(MSAR1,
  217. ( (CFG_BANK0_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  218. (((CFG_BANK1_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  219. (((CFG_BANK2_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  220. (((CFG_BANK3_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  221. CONFIG_WRITE_WORD(EMSAR1,
  222. ( (CFG_BANK0_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  223. (((CFG_BANK1_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  224. (((CFG_BANK2_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  225. (((CFG_BANK3_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  226. CONFIG_WRITE_WORD(MSAR2,
  227. ( (CFG_BANK4_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  228. (((CFG_BANK5_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  229. (((CFG_BANK6_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  230. (((CFG_BANK7_START & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  231. CONFIG_WRITE_WORD(EMSAR2,
  232. ( (CFG_BANK4_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  233. (((CFG_BANK5_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  234. (((CFG_BANK6_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  235. (((CFG_BANK7_START & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  236. CONFIG_WRITE_WORD(MEAR1,
  237. ( (CFG_BANK0_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  238. (((CFG_BANK1_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  239. (((CFG_BANK2_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  240. (((CFG_BANK3_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  241. CONFIG_WRITE_WORD(EMEAR1,
  242. ( (CFG_BANK0_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  243. (((CFG_BANK1_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  244. (((CFG_BANK2_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  245. (((CFG_BANK3_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  246. CONFIG_WRITE_WORD(MEAR2,
  247. ( (CFG_BANK4_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) |
  248. (((CFG_BANK5_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 8) |
  249. (((CFG_BANK6_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 16) |
  250. (((CFG_BANK7_END & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT) << 24));
  251. CONFIG_WRITE_WORD(EMEAR2,
  252. ( (CFG_BANK4_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) |
  253. (((CFG_BANK5_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 8) |
  254. (((CFG_BANK6_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 16) |
  255. (((CFG_BANK7_END & MICR_EADDR_MASK) >> MICR_EADDR_SHIFT) << 24));
  256. CONFIG_WRITE_BYTE(ODCR, CFG_ODCR);
  257. #ifdef CFG_DLL_MAX_DELAY
  258. CONFIG_WRITE_BYTE(MIOCR1, CFG_DLL_MAX_DELAY); /* needed to make DLL lock */
  259. #endif
  260. #if defined(CFG_DLL_EXTEND) && defined(CFG_PCI_HOLD_DEL)
  261. CONFIG_WRITE_BYTE(PMCR2, CFG_DLL_EXTEND | CFG_PCI_HOLD_DEL);
  262. #endif
  263. #if defined(MIOCR2) && defined(CFG_SDRAM_DSCD)
  264. CONFIG_WRITE_BYTE(MIOCR2, CFG_SDRAM_DSCD); /* change memory input */
  265. #endif /* setup & hold time */
  266. CONFIG_WRITE_BYTE(MBER,
  267. CFG_BANK0_ENABLE |
  268. (CFG_BANK1_ENABLE << 1) |
  269. (CFG_BANK2_ENABLE << 2) |
  270. (CFG_BANK3_ENABLE << 3) |
  271. (CFG_BANK4_ENABLE << 4) |
  272. (CFG_BANK5_ENABLE << 5) |
  273. (CFG_BANK6_ENABLE << 6) |
  274. (CFG_BANK7_ENABLE << 7));
  275. #ifdef CFG_PGMAX
  276. CONFIG_WRITE_BYTE(MPMR, CFG_PGMAX);
  277. #endif
  278. /* ! Wait 200us before initialize other registers */
  279. /*FIXME: write a decent udelay wait */
  280. __asm__ __volatile__(
  281. " mtctr %0 \n \
  282. 0: bdnz 0b\n"
  283. :
  284. : "r" (0x10000));
  285. CONFIG_READ_WORD(MCCR1, val);
  286. CONFIG_WRITE_WORD(MCCR1, val | MCCR1_MEMGO); /* set memory access going */
  287. __asm__ __volatile__("eieio");
  288. #endif /* !CONFIG_MOUSSE && !CONFIG_BMW */
  289. }
  290. #ifdef CONFIG_MOUSSE
  291. #ifdef INCLUDE_MPC107_REPORT
  292. struct MPC107_s {
  293. unsigned int iobase;
  294. char desc[120];
  295. } MPC107Regs[] = {
  296. { BMC_BASE + 0x00, "MPC107 Vendor/Device ID" },
  297. { BMC_BASE + 0x04, "MPC107 PCI Command/Status Register" },
  298. { BMC_BASE + 0x08, "MPC107 Revision" },
  299. { BMC_BASE + 0x0C, "MPC107 Cache Line Size" },
  300. { BMC_BASE + 0x10, "MPC107 LMBAR" },
  301. { BMC_BASE + 0x14, "MPC824x PCSR" },
  302. { BMC_BASE + 0xA8, "MPC824x PICR1" },
  303. { BMC_BASE + 0xAC, "MPC824x PICR2" },
  304. { BMC_BASE + 0x46, "MPC824x PACR" },
  305. { BMC_BASE + 0x310, "MPC824x ITWR" },
  306. { BMC_BASE + 0x300, "MPC824x OMBAR" },
  307. { BMC_BASE + 0x308, "MPC824x OTWR" },
  308. { BMC_BASE + 0x14, "MPC107 Peripheral Control and Status Register" },
  309. { BMC_BASE + 0x78, "MPC107 EUMBAR" },
  310. { BMC_BASE + 0xC0, "MPC107 Processor Bus Error Status" },
  311. { BMC_BASE + 0xC4, "MPC107 PCI Bus Error Status" },
  312. { BMC_BASE + 0xC8, "MPC107 Processor/PCI Error Address" },
  313. { BMC_BASE + 0xE0, "MPC107 AMBOR Register" },
  314. { BMC_BASE + 0xF0, "MPC107 MCCR1 Register" },
  315. { BMC_BASE + 0xF4, "MPC107 MCCR2 Register" },
  316. { BMC_BASE + 0xF8, "MPC107 MCCR3 Register" },
  317. { BMC_BASE + 0xFC, "MPC107 MCCR4 Register" },
  318. };
  319. #define N_MPC107_Regs (sizeof(MPC107Regs)/sizeof(MPC107Regs[0]))
  320. #endif /* INCLUDE_MPC107_REPORT */
  321. #endif /* CONFIG_MOUSSE */
  322. /*
  323. * initialize higher level parts of CPU like time base and timers
  324. */
  325. int cpu_init_r (void)
  326. {
  327. #ifdef CONFIG_MOUSSE
  328. #ifdef INCLUDE_MPC107_REPORT
  329. unsigned int tmp = 0, i;
  330. #endif
  331. /*
  332. * Initialize the EUMBBAR (Embedded Util Mem Block Base Addr Reg).
  333. * This is necessary before the EPIC, DMA ctlr, I2C ctlr, etc. can
  334. * be accessed.
  335. */
  336. #ifdef CONFIG_MPC8240 /* only on MPC8240 */
  337. mpc824x_mpc107_setreg (EUMBBAR, EUMBBAR_VAL);
  338. /* MOT/SPS: Issue #10002, PCI (FD Alias enable) */
  339. mpc824x_mpc107_setreg (AMBOR, 0x000000C0);
  340. #endif
  341. #ifdef INCLUDE_MPC107_REPORT
  342. /* Check MPC824x PCI Device and Vendor ID */
  343. while ((tmp = mpc824x_mpc107_getreg (BMC_BASE)) != 0x31057) {
  344. printf (" MPC107: offset=0x%x, val = 0x%x\n",
  345. BMC_BASE,
  346. tmp);
  347. }
  348. for (i = 0; i < N_MPC107_Regs; i++) {
  349. printf (" 0x%x/%s = 0x%x\n",
  350. MPC107Regs[i].iobase,
  351. MPC107Regs[i].desc,
  352. mpc824x_mpc107_getreg (MPC107Regs[i].iobase));
  353. }
  354. printf ("IBAT0L = 0x%08X\n", mfspr (IBAT0L));
  355. printf ("IBAT0U = 0x%08X\n", mfspr (IBAT0U));
  356. printf ("IBAT1L = 0x%08X\n", mfspr (IBAT1L));
  357. printf ("IBAT1U = 0x%08X\n", mfspr (IBAT1U));
  358. printf ("IBAT2L = 0x%08X\n", mfspr (IBAT2L));
  359. printf ("IBAT2U = 0x%08X\n", mfspr (IBAT2U));
  360. printf ("IBAT3L = 0x%08X\n", mfspr (IBAT3L));
  361. printf ("IBAT3U = 0x%08X\n", mfspr (IBAT3U));
  362. printf ("DBAT0L = 0x%08X\n", mfspr (DBAT0L));
  363. printf ("DBAT0U = 0x%08X\n", mfspr (DBAT0U));
  364. printf ("DBAT1L = 0x%08X\n", mfspr (DBAT1L));
  365. printf ("DBAT1U = 0x%08X\n", mfspr (DBAT1U));
  366. printf ("DBAT2L = 0x%08X\n", mfspr (DBAT2L));
  367. printf ("DBAT2U = 0x%08X\n", mfspr (DBAT2U));
  368. printf ("DBAT3L = 0x%08X\n", mfspr (DBAT3L));
  369. printf ("DBAT3U = 0x%08X\n", mfspr (DBAT3U));
  370. #endif /* INCLUDE_MPC107_REPORT */
  371. #endif /* CONFIG_MOUSSE */
  372. return (0);
  373. }