cpu.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * CPU specific code
  30. */
  31. #include <common.h>
  32. #include <command.h>
  33. #include <clps7111.h>
  34. #include <asm/hardware.h>
  35. int cpu_init (void)
  36. {
  37. /*
  38. * setup up stacks if necessary
  39. */
  40. #ifdef CONFIG_USE_IRQ
  41. IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4;
  42. FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
  43. #endif
  44. return 0;
  45. }
  46. int cleanup_before_linux (void)
  47. {
  48. /*
  49. * this function is called just before we call linux
  50. * it prepares the processor for linux
  51. *
  52. * we turn off caches etc ...
  53. * and we set the CPU-speed to 73 MHz - see start.S for details
  54. */
  55. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312)
  56. unsigned long i;
  57. disable_interrupts ();
  58. /* turn off I-cache */
  59. asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
  60. i &= ~0x1000;
  61. asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
  62. /* flush I-cache */
  63. asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
  64. #ifdef CONFIG_ARM7_REVD
  65. /* go to high speed */
  66. IO_SYSCON3 = (IO_SYSCON3 & ~CLKCTL) | CLKCTL_73;
  67. #endif
  68. #elif defined(CONFIG_NETARM) || defined(CONFIG_S3C4510B)
  69. disable_interrupts ();
  70. /* Nothing more needed */
  71. #else
  72. #error No cleanup_before_linux() defined for this CPU type
  73. #endif
  74. return 0;
  75. }
  76. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  77. {
  78. extern void reset_cpu (ulong addr);
  79. disable_interrupts ();
  80. reset_cpu (0);
  81. /*NOTREACHED*/
  82. return (0);
  83. }
  84. /*
  85. * Instruction and Data cache enable and disable functions
  86. *
  87. */
  88. #if defined(CONFIG_IMPA7) || defined(CONFIG_EP7312) || defined(CONFIG_NETARM)
  89. /* read co-processor 15, register #1 (control register) */
  90. static unsigned long read_p15_c1(void)
  91. {
  92. unsigned long value;
  93. __asm__ __volatile__(
  94. "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
  95. : "=r" (value)
  96. :
  97. : "memory");
  98. /* printf("p15/c1 is = %08lx\n", value); */
  99. return value;
  100. }
  101. /* write to co-processor 15, register #1 (control register) */
  102. static void write_p15_c1(unsigned long value)
  103. {
  104. /* printf("write %08lx to p15/c1\n", value); */
  105. __asm__ __volatile__(
  106. "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
  107. :
  108. : "r" (value)
  109. : "memory");
  110. read_p15_c1();
  111. }
  112. static void cp_delay (void)
  113. {
  114. volatile int i;
  115. /* copro seems to need some delay between reading and writing */
  116. for (i = 0; i < 100; i++);
  117. }
  118. /* See also ARM Ref. Man. */
  119. #define C1_MMU (1<<0) /* mmu off/on */
  120. #define C1_ALIGN (1<<1) /* alignment faults off/on */
  121. #define C1_IDC (1<<2) /* icache and/or dcache off/on */
  122. #define C1_WRITE_BUFFER (1<<3) /* write buffer off/on */
  123. #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
  124. #define C1_SYS_PROT (1<<8) /* system protection */
  125. #define C1_ROM_PROT (1<<9) /* ROM protection */
  126. #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
  127. void icache_enable (void)
  128. {
  129. ulong reg;
  130. reg = read_p15_c1 ();
  131. cp_delay ();
  132. write_p15_c1 (reg | C1_IDC);
  133. }
  134. void icache_disable (void)
  135. {
  136. ulong reg;
  137. reg = read_p15_c1 ();
  138. cp_delay ();
  139. write_p15_c1 (reg & ~C1_IDC);
  140. }
  141. int icache_status (void)
  142. {
  143. return (read_p15_c1 () & C1_IDC) != 0;
  144. }
  145. void dcache_enable (void)
  146. {
  147. ulong reg;
  148. reg = read_p15_c1 ();
  149. cp_delay ();
  150. write_p15_c1 (reg | C1_IDC);
  151. }
  152. void dcache_disable (void)
  153. {
  154. ulong reg;
  155. reg = read_p15_c1 ();
  156. cp_delay ();
  157. write_p15_c1 (reg & ~C1_IDC);
  158. }
  159. int dcache_status (void)
  160. {
  161. return (read_p15_c1 () & C1_IDC) != 0;
  162. }
  163. #elif defined(CONFIG_S3C4510B)
  164. void icache_enable (void)
  165. {
  166. s32 i;
  167. /* disable all cache bits */
  168. CLR_REG( REG_SYSCFG, 0x3F);
  169. /* 8KB cache, write enable */
  170. SET_REG( REG_SYSCFG, CACHE_WRITE_BUFF | CACHE_MODE_01);
  171. /* clear TAG RAM bits */
  172. for ( i = 0; i < 256; i++)
  173. PUT_REG( CACHE_TAG_RAM + 4*i, 0x00000000);
  174. /* clear SET0 RAM */
  175. for(i=0; i < 1024; i++)
  176. PUT_REG( CACHE_SET0_RAM + 4*i, 0x00000000);
  177. /* clear SET1 RAM */
  178. for(i=0; i < 1024; i++)
  179. PUT_REG( CACHE_SET1_RAM + 4*i, 0x00000000);
  180. /* enable cache */
  181. SET_REG( REG_SYSCFG, CACHE_ENABLE);
  182. }
  183. void icache_disable (void)
  184. {
  185. /* disable all cache bits */
  186. CLR_REG( REG_SYSCFG, 0x3F);
  187. }
  188. int icache_status (void)
  189. {
  190. return GET_REG( REG_SYSCFG) & CACHE_ENABLE;
  191. }
  192. void dcache_enable (void)
  193. {
  194. /* we don't have seperate instruction/data caches */
  195. icache_enable();
  196. }
  197. void dcache_disable (void)
  198. {
  199. /* we don't have seperate instruction/data caches */
  200. icache_disable();
  201. }
  202. int dcache_status (void)
  203. {
  204. /* we don't have seperate instruction/data caches */
  205. return icache_status();
  206. }
  207. #else
  208. #error No icache/dcache enable/disable functions defined for this CPU type
  209. #endif