t1024_serdes.c 1.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/fsl_serdes.h>
  8. #include <asm/processor.h>
  9. #include <asm/io.h>
  10. static u8 serdes_cfg_tbl[][4] = {
  11. [0xD5] = {QSGMII_FM1_A, PCIE3, PCIE2, PCIE1},
  12. [0xD6] = {QSGMII_FM1_A, PCIE3, PCIE2, SATA1},
  13. [0x95] = {XFI_FM1_MAC1, PCIE3, PCIE2, PCIE1},
  14. [0x99] = {XFI_FM1_MAC1, PCIE3, SGMII_FM1_DTSEC2, PCIE1},
  15. [0x46] = {PCIE1, PCIE1, PCIE2, SATA1},
  16. [0x47] = {PCIE1, PCIE1, PCIE2, SGMII_FM1_DTSEC1},
  17. [0x56] = {PCIE1, PCIE3, PCIE2, SATA1},
  18. [0x5A] = {PCIE1, PCIE3, SGMII_FM1_DTSEC2, SATA1},
  19. [0x5B] = {PCIE1, PCIE3, SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC1},
  20. [0x6A] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC2, SATA1},
  21. [0x6B] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC1},
  22. [0x6F] = {PCIE1, SGMII_FM1_DTSEC3, SGMII_2500_FM1_DTSEC2,
  23. SGMII_2500_FM1_DTSEC1},
  24. [0x77] = {PCIE1, SGMII_2500_FM1_DTSEC3, PCIE2, SGMII_FM1_DTSEC1},
  25. [0x7F] = {PCIE1, SGMII_2500_FM1_DTSEC3, SGMII_2500_FM1_DTSEC2,
  26. SGMII_2500_FM1_DTSEC1},
  27. [0x119] = {AURORA, PCIE3, SGMII_FM1_DTSEC2, PCIE1},
  28. [0x135] = {AURORA, SGMII_2500_FM1_DTSEC3, PCIE2, PCIE1},
  29. };
  30. enum srds_prtcl serdes_get_prtcl(int serdes, int cfg, int lane)
  31. {
  32. return serdes_cfg_tbl[cfg][lane];
  33. }
  34. int is_serdes_prtcl_valid(int serdes, u32 prtcl)
  35. {
  36. int i;
  37. if (prtcl >= ARRAY_SIZE(serdes_cfg_tbl))
  38. return 0;
  39. for (i = 0; i < 4; i++) {
  40. if (serdes_cfg_tbl[prtcl][i] != NONE)
  41. return 1;
  42. }
  43. return 0;
  44. }