pci_mpc5200.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #if defined(CONFIG_PCI)
  9. #include <asm/processor.h>
  10. #include <asm/io.h>
  11. #include <pci.h>
  12. #include <mpc5xxx.h>
  13. /* System RAM mapped over PCI */
  14. #define CONFIG_PCI_MEMORY_BUS CONFIG_SYS_SDRAM_BASE
  15. #define CONFIG_PCI_MEMORY_PHYS CONFIG_SYS_SDRAM_BASE
  16. #define CONFIG_PCI_MEMORY_SIZE (1024 * 1024 * 1024)
  17. /* PCIIWCR bit fields */
  18. #define IWCR_MEM (0 << 3)
  19. #define IWCR_IO (1 << 3)
  20. #define IWCR_READ (0 << 1)
  21. #define IWCR_READLINE (1 << 1)
  22. #define IWCR_READMULT (2 << 1)
  23. #define IWCR_EN (1 << 0)
  24. static int mpc5200_read_config_dword(struct pci_controller *hose,
  25. pci_dev_t dev, int offset, u32* value)
  26. {
  27. *(volatile u32 *)MPC5XXX_PCI_CAR = (1 << 31) | dev | offset;
  28. eieio();
  29. udelay(10);
  30. #if (defined CONFIG_PF5200 || defined CONFIG_CPCI5200)
  31. if (dev & 0x00ff0000) {
  32. u32 val;
  33. val = in_le16((volatile u16 *)(CONFIG_PCI_IO_PHYS+2));
  34. udelay(10);
  35. val = val << 16;
  36. val |= in_le16((volatile u16 *)(CONFIG_PCI_IO_PHYS+0));
  37. *value = val;
  38. } else {
  39. *value = in_le32((volatile u32 *)CONFIG_PCI_IO_PHYS);
  40. }
  41. udelay(10);
  42. #else
  43. *value = in_le32((volatile u32 *)CONFIG_PCI_IO_PHYS);
  44. #endif
  45. eieio();
  46. *(volatile u32 *)MPC5XXX_PCI_CAR = 0;
  47. udelay(10);
  48. return 0;
  49. }
  50. static int mpc5200_write_config_dword(struct pci_controller *hose,
  51. pci_dev_t dev, int offset, u32 value)
  52. {
  53. *(volatile u32 *)MPC5XXX_PCI_CAR = (1 << 31) | dev | offset;
  54. eieio();
  55. udelay(10);
  56. out_le32((volatile u32 *)CONFIG_PCI_IO_PHYS, value);
  57. eieio();
  58. *(volatile u32 *)MPC5XXX_PCI_CAR = 0;
  59. udelay(10);
  60. return 0;
  61. }
  62. void pci_mpc5xxx_init (struct pci_controller *hose)
  63. {
  64. hose->first_busno = 0;
  65. hose->last_busno = 0xff;
  66. /* System space */
  67. pci_set_region(hose->regions + 0,
  68. CONFIG_PCI_MEMORY_BUS,
  69. CONFIG_PCI_MEMORY_PHYS,
  70. CONFIG_PCI_MEMORY_SIZE,
  71. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
  72. /* PCI memory space */
  73. pci_set_region(hose->regions + 1,
  74. CONFIG_PCI_MEM_BUS,
  75. CONFIG_PCI_MEM_PHYS,
  76. CONFIG_PCI_MEM_SIZE,
  77. PCI_REGION_MEM);
  78. /* PCI IO space */
  79. pci_set_region(hose->regions + 2,
  80. CONFIG_PCI_IO_BUS,
  81. CONFIG_PCI_IO_PHYS,
  82. CONFIG_PCI_IO_SIZE,
  83. PCI_REGION_IO);
  84. hose->region_count = 3;
  85. pci_register_hose(hose);
  86. /* GPIO Multiplexing - enable PCI */
  87. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG &= ~(1 << 15);
  88. /* Set host bridge as pci master and enable memory decoding */
  89. *(vu_long *)MPC5XXX_PCI_CMD |=
  90. PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
  91. /* Set maximum latency timer */
  92. *(vu_long *)MPC5XXX_PCI_CFG |= (0xf800);
  93. /* Set cache line size */
  94. *(vu_long *)MPC5XXX_PCI_CFG = (*(vu_long *)MPC5XXX_PCI_CFG & ~0xff) |
  95. (CONFIG_SYS_CACHELINE_SIZE / 4);
  96. /* Map MBAR to PCI space */
  97. *(vu_long *)MPC5XXX_PCI_BAR0 = CONFIG_SYS_MBAR;
  98. *(vu_long *)MPC5XXX_PCI_TBATR0 = CONFIG_SYS_MBAR | 1;
  99. /* Map RAM to PCI space */
  100. *(vu_long *)MPC5XXX_PCI_BAR1 = CONFIG_PCI_MEMORY_BUS | (1 << 3);
  101. *(vu_long *)MPC5XXX_PCI_TBATR1 = CONFIG_PCI_MEMORY_PHYS | 1;
  102. /* Park XLB on PCI */
  103. *(vu_long *)(MPC5XXX_XLBARB + 0x40) &= ~((7 << 8) | (3 << 5));
  104. *(vu_long *)(MPC5XXX_XLBARB + 0x40) |= (3 << 8) | (3 << 5);
  105. /* Disable interrupts from PCI controller */
  106. *(vu_long *)MPC5XXX_PCI_GSCR &= ~(7 << 12);
  107. *(vu_long *)MPC5XXX_PCI_ICR &= ~(7 << 24);
  108. /* Set PCI retry counter to 0 = infinite retry. */
  109. /* The default of 255 is too short for slow devices. */
  110. *(vu_long *)MPC5XXX_PCI_ICR &= 0xFFFFFF00;
  111. /* Disable initiator windows */
  112. *(vu_long *)MPC5XXX_PCI_IWCR = 0;
  113. /* Map PCI memory to physical space */
  114. *(vu_long *)MPC5XXX_PCI_IW0BTAR = CONFIG_PCI_MEM_PHYS |
  115. (((CONFIG_PCI_MEM_SIZE - 1) >> 8) & 0x00ff0000) |
  116. (CONFIG_PCI_MEM_BUS >> 16);
  117. *(vu_long *)MPC5XXX_PCI_IWCR |= (IWCR_MEM | IWCR_READ | IWCR_EN) << 24;
  118. /* Map PCI I/O to physical space */
  119. *(vu_long *)MPC5XXX_PCI_IW1BTAR = CONFIG_PCI_IO_PHYS |
  120. (((CONFIG_PCI_IO_SIZE - 1) >> 8) & 0x00ff0000) |
  121. (CONFIG_PCI_IO_BUS >> 16);
  122. *(vu_long *)MPC5XXX_PCI_IWCR |= (IWCR_IO | IWCR_READ | IWCR_EN) << 16;
  123. /* Reset the PCI bus */
  124. *(vu_long *)MPC5XXX_PCI_GSCR |= 1;
  125. udelay(1000);
  126. *(vu_long *)MPC5XXX_PCI_GSCR &= ~1;
  127. udelay(1000);
  128. pci_set_ops(hose,
  129. pci_hose_read_config_byte_via_dword,
  130. pci_hose_read_config_word_via_dword,
  131. mpc5200_read_config_dword,
  132. pci_hose_write_config_byte_via_dword,
  133. pci_hose_write_config_word_via_dword,
  134. mpc5200_write_config_dword);
  135. udelay(1000);
  136. #ifdef CONFIG_PCI_SCAN_SHOW
  137. printf("PCI: Bus Dev VenId DevId Class Int\n");
  138. #endif
  139. hose->last_busno = pci_hose_scan(hose);
  140. }
  141. #endif /* CONFIG_PCI */