cpu_init.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * (C) Copyright 2000-2010
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <mpc5xxx.h>
  9. #include <asm/io.h>
  10. #include <watchdog.h>
  11. DECLARE_GLOBAL_DATA_PTR;
  12. /*
  13. * Breath some life into the CPU...
  14. *
  15. * Set up the memory map,
  16. * initialize a bunch of registers.
  17. */
  18. void cpu_init_f (void)
  19. {
  20. volatile struct mpc5xxx_mmap_ctl *mm =
  21. (struct mpc5xxx_mmap_ctl *) CONFIG_SYS_MBAR;
  22. volatile struct mpc5xxx_lpb *lpb =
  23. (struct mpc5xxx_lpb *) MPC5XXX_LPB;
  24. volatile struct mpc5xxx_gpio *gpio =
  25. (struct mpc5xxx_gpio *) MPC5XXX_GPIO;
  26. volatile struct mpc5xxx_xlb *xlb =
  27. (struct mpc5xxx_xlb *) MPC5XXX_XLBARB;
  28. #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
  29. volatile struct mpc5xxx_cdm *cdm =
  30. (struct mpc5xxx_cdm *) MPC5XXX_CDM;
  31. #endif /* CONFIG_SYS_IPBCLK_EQUALS_XLBCLK */
  32. #if defined(CONFIG_WATCHDOG)
  33. volatile struct mpc5xxx_gpt *gpt0 =
  34. (struct mpc5xxx_gpt *) MPC5XXX_GPT;
  35. #endif /* CONFIG_WATCHDOG */
  36. unsigned long addecr = (1 << 25); /* Boot_CS */
  37. /* Pointer is writable since we allocated a register for it */
  38. gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
  39. /* Clear initial global data */
  40. memset ((void *) gd, 0, sizeof (gd_t));
  41. /*
  42. * Memory Controller: configure chip selects and enable them
  43. */
  44. #if defined(CONFIG_SYS_BOOTCS_START) && defined(CONFIG_SYS_BOOTCS_SIZE)
  45. out_be32(&mm->boot_start, START_REG(CONFIG_SYS_BOOTCS_START));
  46. out_be32(&mm->boot_stop, STOP_REG(CONFIG_SYS_BOOTCS_START,
  47. CONFIG_SYS_BOOTCS_SIZE));
  48. #endif
  49. #if defined(CONFIG_SYS_BOOTCS_CFG)
  50. out_be32(&lpb->cs0_cfg, CONFIG_SYS_BOOTCS_CFG);
  51. #endif
  52. #if defined(CONFIG_SYS_CS0_START) && defined(CONFIG_SYS_CS0_SIZE)
  53. out_be32(&mm->cs0_start, START_REG(CONFIG_SYS_CS0_START));
  54. out_be32(&mm->cs0_stop, STOP_REG(CONFIG_SYS_CS0_START,
  55. CONFIG_SYS_CS0_SIZE));
  56. /* CS0 and BOOT_CS cannot be enabled at once. */
  57. /* addecr |= (1 << 16); */
  58. #endif
  59. #if defined(CONFIG_SYS_CS0_CFG)
  60. out_be32(&lpb->cs0_cfg, CONFIG_SYS_CS0_CFG);
  61. #endif
  62. #if defined(CONFIG_SYS_CS1_START) && defined(CONFIG_SYS_CS1_SIZE)
  63. out_be32(&mm->cs1_start, START_REG(CONFIG_SYS_CS1_START));
  64. out_be32(&mm->cs1_stop, STOP_REG(CONFIG_SYS_CS1_START,
  65. CONFIG_SYS_CS1_SIZE));
  66. addecr |= (1 << 17);
  67. #endif
  68. #if defined(CONFIG_SYS_CS1_CFG)
  69. out_be32(&lpb->cs1_cfg, CONFIG_SYS_CS1_CFG);
  70. #endif
  71. #if defined(CONFIG_SYS_CS2_START) && defined(CONFIG_SYS_CS2_SIZE)
  72. out_be32(&mm->cs2_start, START_REG(CONFIG_SYS_CS2_START));
  73. out_be32(&mm->cs2_stop, STOP_REG(CONFIG_SYS_CS2_START,
  74. CONFIG_SYS_CS2_SIZE));
  75. addecr |= (1 << 18);
  76. #endif
  77. #if defined(CONFIG_SYS_CS2_CFG)
  78. out_be32(&lpb->cs2_cfg, CONFIG_SYS_CS2_CFG);
  79. #endif
  80. #if defined(CONFIG_SYS_CS3_START) && defined(CONFIG_SYS_CS3_SIZE)
  81. out_be32(&mm->cs3_start, START_REG(CONFIG_SYS_CS3_START));
  82. out_be32(&mm->cs3_stop, STOP_REG(CONFIG_SYS_CS3_START,
  83. CONFIG_SYS_CS3_SIZE));
  84. addecr |= (1 << 19);
  85. #endif
  86. #if defined(CONFIG_SYS_CS3_CFG)
  87. out_be32(&lpb->cs3_cfg, CONFIG_SYS_CS3_CFG);
  88. #endif
  89. #if defined(CONFIG_SYS_CS4_START) && defined(CONFIG_SYS_CS4_SIZE)
  90. out_be32(&mm->cs4_start, START_REG(CONFIG_SYS_CS4_START));
  91. out_be32(&mm->cs4_stop, STOP_REG(CONFIG_SYS_CS4_START,
  92. CONFIG_SYS_CS4_SIZE));
  93. addecr |= (1 << 20);
  94. #endif
  95. #if defined(CONFIG_SYS_CS4_CFG)
  96. out_be32(&lpb->cs4_cfg, CONFIG_SYS_CS4_CFG);
  97. #endif
  98. #if defined(CONFIG_SYS_CS5_START) && defined(CONFIG_SYS_CS5_SIZE)
  99. out_be32(&mm->cs5_start, START_REG(CONFIG_SYS_CS5_START));
  100. out_be32(&mm->cs5_stop, STOP_REG(CONFIG_SYS_CS5_START,
  101. CONFIG_SYS_CS5_SIZE));
  102. addecr |= (1 << 21);
  103. #endif
  104. #if defined(CONFIG_SYS_CS5_CFG)
  105. out_be32(&lpb->cs5_cfg, CONFIG_SYS_CS5_CFG);
  106. #endif
  107. addecr |= 1;
  108. #if defined(CONFIG_SYS_CS6_START) && defined(CONFIG_SYS_CS6_SIZE)
  109. out_be32(&mm->cs6_start, START_REG(CONFIG_SYS_CS6_START));
  110. out_be32(&mm->cs6_stop, STOP_REG(CONFIG_SYS_CS6_START,
  111. CONFIG_SYS_CS6_SIZE));
  112. addecr |= (1 << 26);
  113. #endif
  114. #if defined(CONFIG_SYS_CS6_CFG)
  115. out_be32(&lpb->cs6_cfg, CONFIG_SYS_CS6_CFG);
  116. #endif
  117. #if defined(CONFIG_SYS_CS7_START) && defined(CONFIG_SYS_CS7_SIZE)
  118. out_be32(&mm->cs7_start, START_REG(CONFIG_SYS_CS7_START));
  119. out_be32(&mm->cs7_stop, STOP_REG(CONFIG_SYS_CS7_START,
  120. CONFIG_SYS_CS7_SIZE));
  121. addecr |= (1 << 27);
  122. #endif
  123. #if defined(CONFIG_SYS_CS7_CFG)
  124. out_be32(&lpb->cs7_cfg, CONFIG_SYS_CS7_CFG);
  125. #endif
  126. #if defined(CONFIG_SYS_CS_BURST)
  127. out_be32(&lpb->cs_burst, CONFIG_SYS_CS_BURST);
  128. #endif
  129. #if defined(CONFIG_SYS_CS_DEADCYCLE)
  130. out_be32(&lpb->cs_deadcycle, CONFIG_SYS_CS_DEADCYCLE);
  131. #endif
  132. /* Enable chip selects */
  133. out_be32(&mm->ipbi_ws_ctrl, addecr);
  134. out_be32(&lpb->cs_ctrl, (1 << 24));
  135. /* Setup pin multiplexing */
  136. #if defined(CONFIG_SYS_GPS_PORT_CONFIG)
  137. out_be32(&gpio->port_config, CONFIG_SYS_GPS_PORT_CONFIG);
  138. #endif
  139. /* Setup gpios */
  140. #if defined(CONFIG_SYS_GPIO_DATADIR)
  141. out_be32(&gpio->simple_ddr, CONFIG_SYS_GPIO_DATADIR);
  142. #endif
  143. #if defined(CONFIG_SYS_GPIO_OPENDRAIN)
  144. out_be32(&gpio->simple_ode, CONFIG_SYS_GPIO_OPENDRAIN);
  145. #endif
  146. #if defined(CONFIG_SYS_GPIO_DATAVALUE)
  147. out_be32(&gpio->simple_dvo, CONFIG_SYS_GPIO_DATAVALUE);
  148. #endif
  149. #if defined(CONFIG_SYS_GPIO_ENABLE)
  150. out_be32(&gpio->simple_gpioe, CONFIG_SYS_GPIO_ENABLE);
  151. #endif
  152. /* enable timebase */
  153. setbits_be32(&xlb->config, (1 << 13));
  154. /* Enable snooping for RAM */
  155. setbits_be32(&xlb->config, (1 << 15));
  156. out_be32(&xlb->snoop_window, CONFIG_SYS_SDRAM_BASE | 0x1d);
  157. #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
  158. /* Motorola reports IPB should better run at 133 MHz. */
  159. setbits_be32(&mm->ipbi_ws_ctrl, 1);
  160. /* pci_clk_sel = 0x02, ipb_clk_sel = 0x00; */
  161. addecr = in_be32(&cdm->cfg);
  162. addecr &= ~0x103;
  163. # if defined(CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2)
  164. /* pci_clk_sel = 0x01 -> IPB_CLK/2 */
  165. addecr |= 0x01;
  166. # else
  167. /* pci_clk_sel = 0x02 -> XLB_CLK/4 = IPB_CLK/4 */
  168. addecr |= 0x02;
  169. # endif /* CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 */
  170. out_be32(&cdm->cfg, addecr);
  171. #endif /* CONFIG_SYS_IPBCLK_EQUALS_XLBCLK */
  172. /* Configure the XLB Arbiter */
  173. out_be32(&xlb->master_pri_enable, 0xff);
  174. out_be32(&xlb->master_priority, 0x11111111);
  175. #if defined(CONFIG_SYS_XLB_PIPELINING)
  176. /* Enable piplining */
  177. clrbits_be32(&xlb->config, (1 << 31));
  178. #endif
  179. #if defined(CONFIG_WATCHDOG)
  180. /* Charge the watchdog timer - prescaler = 64k, count = 64k*/
  181. out_be32(&gpt0->cir, 0x0000ffff);
  182. out_be32(&gpt0->emsr, 0x9004); /* wden|ce|timer_ms */
  183. reset_5xxx_watchdog();
  184. #endif /* CONFIG_WATCHDOG */
  185. }
  186. /*
  187. * initialize higher level parts of CPU like time base and timers
  188. */
  189. int cpu_init_r (void)
  190. {
  191. volatile struct mpc5xxx_intr *intr =
  192. (struct mpc5xxx_intr *) MPC5XXX_ICTL;
  193. /* mask all interrupts */
  194. out_be32(&intr->per_mask, 0xffffff00);
  195. setbits_be32(&intr->main_mask, 0x0001ffff);
  196. clrbits_be32(&intr->ctrl, 0x00000f00);
  197. /* route critical ints to normal ints */
  198. setbits_be32(&intr->ctrl, 0x00000001);
  199. #if defined(CONFIG_CMD_NET) && defined(CONFIG_MPC5xxx_FEC)
  200. /* load FEC microcode */
  201. loadtask(0, 2);
  202. #endif
  203. return (0);
  204. }