immap_5275.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * MCF5274/5 Internal Memory Map
  3. *
  4. * Copyright (c) 2005 Arthur Shipkowski <art@videon-central.com>
  5. * Based on work Copyright (c) 2003 Josef Baumgartner
  6. * <josef.baumgartner@telex.de>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef __IMMAP_5275__
  11. #define __IMMAP_5275__
  12. #define MMAP_SCM (CONFIG_SYS_MBAR + 0x00000000)
  13. #define MMAP_SDRAM (CONFIG_SYS_MBAR + 0x00000040)
  14. #define MMAP_FBCS (CONFIG_SYS_MBAR + 0x00000080)
  15. #define MMAP_DMA0 (CONFIG_SYS_MBAR + 0x00000100)
  16. #define MMAP_DMA1 (CONFIG_SYS_MBAR + 0x00000110)
  17. #define MMAP_DMA2 (CONFIG_SYS_MBAR + 0x00000120)
  18. #define MMAP_DMA3 (CONFIG_SYS_MBAR + 0x00000130)
  19. #define MMAP_UART0 (CONFIG_SYS_MBAR + 0x00000200)
  20. #define MMAP_UART1 (CONFIG_SYS_MBAR + 0x00000240)
  21. #define MMAP_UART2 (CONFIG_SYS_MBAR + 0x00000280)
  22. #define MMAP_I2C (CONFIG_SYS_MBAR + 0x00000300)
  23. #define MMAP_QSPI (CONFIG_SYS_MBAR + 0x00000340)
  24. #define MMAP_DTMR0 (CONFIG_SYS_MBAR + 0x00000400)
  25. #define MMAP_DTMR1 (CONFIG_SYS_MBAR + 0x00000440)
  26. #define MMAP_DTMR2 (CONFIG_SYS_MBAR + 0x00000480)
  27. #define MMAP_DTMR3 (CONFIG_SYS_MBAR + 0x000004C0)
  28. #define MMAP_INTC0 (CONFIG_SYS_MBAR + 0x00000C00)
  29. #define MMAP_INTC1 (CONFIG_SYS_MBAR + 0x00000D00)
  30. #define MMAP_INTCACK (CONFIG_SYS_MBAR + 0x00000F00)
  31. #define MMAP_FEC0 (CONFIG_SYS_MBAR + 0x00001000)
  32. #define MMAP_FEC0FIFO (CONFIG_SYS_MBAR + 0x00001400)
  33. #define MMAP_FEC1 (CONFIG_SYS_MBAR + 0x00001800)
  34. #define MMAP_FEC1FIFO (CONFIG_SYS_MBAR + 0x00001C00)
  35. #define MMAP_GPIO (CONFIG_SYS_MBAR + 0x00100000)
  36. #define MMAP_RCM (CONFIG_SYS_MBAR + 0x00110000)
  37. #define MMAP_CCM (CONFIG_SYS_MBAR + 0x00110004)
  38. #define MMAP_PLL (CONFIG_SYS_MBAR + 0x00120000)
  39. #define MMAP_EPORT (CONFIG_SYS_MBAR + 0x00130000)
  40. #define MMAP_WDOG (CONFIG_SYS_MBAR + 0x00140000)
  41. #define MMAP_PIT0 (CONFIG_SYS_MBAR + 0x00150000)
  42. #define MMAP_PIT1 (CONFIG_SYS_MBAR + 0x00160000)
  43. #define MMAP_PIT2 (CONFIG_SYS_MBAR + 0x00170000)
  44. #define MMAP_PIT3 (CONFIG_SYS_MBAR + 0x00180000)
  45. #define MMAP_MDHA (CONFIG_SYS_MBAR + 0x00190000)
  46. #define MMAP_RNG (CONFIG_SYS_MBAR + 0x001A0000)
  47. #define MMAP_SKHA (CONFIG_SYS_MBAR + 0x001B0000)
  48. #define MMAP_USB (CONFIG_SYS_MBAR + 0x001C0000)
  49. #define MMAP_PWM0 (CONFIG_SYS_MBAR + 0x001D0000)
  50. #include <asm/coldfire/eport.h>
  51. #include <asm/coldfire/flexbus.h>
  52. #include <asm/coldfire/intctrl.h>
  53. #include <asm/coldfire/mdha.h>
  54. #include <asm/coldfire/pwm.h>
  55. #include <asm/coldfire/qspi.h>
  56. #include <asm/coldfire/rng.h>
  57. #include <asm/coldfire/skha.h>
  58. /* System configuration registers
  59. */
  60. typedef struct sys_ctrl {
  61. u32 ipsbar;
  62. u32 res1;
  63. u32 rambar;
  64. u32 res2;
  65. u8 crsr;
  66. u8 cwcr;
  67. u8 lpicr;
  68. u8 cwsr;
  69. u8 res3[8];
  70. u32 mpark;
  71. u8 mpr;
  72. u8 res4[3];
  73. u8 pacr0;
  74. u8 pacr1;
  75. u8 pacr2;
  76. u8 pacr3;
  77. u8 pacr4;
  78. u8 res5;
  79. u8 pacr5;
  80. u8 pacr6;
  81. u8 pacr7;
  82. u8 res6;
  83. u8 pacr8;
  84. u8 res7;
  85. u8 gpacr;
  86. u8 res8[3];
  87. } sysctrl_t;
  88. /* SDRAM controller registers, offset: 0x040
  89. */
  90. typedef struct sdram_ctrl {
  91. u32 sdmr;
  92. u32 sdcr;
  93. u32 sdcfg1;
  94. u32 sdcfg2;
  95. u32 sdbar0;
  96. u32 sdbmr0;
  97. u32 sdbar1;
  98. u32 sdbmr1;
  99. } sdramctrl_t;
  100. /* DMA module registers, offset 0x100
  101. */
  102. typedef struct dma_ctrl {
  103. u32 sar;
  104. u32 dar;
  105. u32 dsrbcr;
  106. u32 dcr;
  107. } dma_t;
  108. /* GPIO port registers
  109. */
  110. typedef struct gpio_ctrl {
  111. /* Port Output Data Registers */
  112. u8 podr_res1[4];
  113. u8 podr_busctl;
  114. u8 podr_addr;
  115. u8 podr_res2[2];
  116. u8 podr_cs;
  117. u8 podr_res3;
  118. u8 podr_fec0h;
  119. u8 podr_fec0l;
  120. u8 podr_feci2c;
  121. u8 podr_qspi;
  122. u8 podr_sdram;
  123. u8 podr_timerh;
  124. u8 podr_timerl;
  125. u8 podr_uartl;
  126. u8 podr_fec1h;
  127. u8 podr_fec1l;
  128. u8 podr_bs;
  129. u8 podr_res4;
  130. u8 podr_usbh;
  131. u8 podr_usbl;
  132. u8 podr_uarth;
  133. u8 podr_res5[3];
  134. /* Port Data Direction Registers */
  135. u8 pddr_res1[4];
  136. u8 pddr_busctl;
  137. u8 pddr_addr;
  138. u8 pddr_res2[2];
  139. u8 pddr_cs;
  140. u8 pddr_res3;
  141. u8 pddr_fec0h;
  142. u8 pddr_fec0l;
  143. u8 pddr_feci2c;
  144. u8 pddr_qspi;
  145. u8 pddr_sdram;
  146. u8 pddr_timerh;
  147. u8 pddr_timerl;
  148. u8 pddr_uartl;
  149. u8 pddr_fec1h;
  150. u8 pddr_fec1l;
  151. u8 pddr_bs;
  152. u8 pddr_res4;
  153. u8 pddr_usbh;
  154. u8 pddr_usbl;
  155. u8 pddr_uarth;
  156. u8 pddr_res5[3];
  157. /* Port Pin Data/Set Registers */
  158. u8 ppdsdr_res1[4];
  159. u8 ppdsdr_busctl;
  160. u8 ppdsdr_addr;
  161. u8 ppdsdr_res2[2];
  162. u8 ppdsdr_cs;
  163. u8 ppdsdr_res3;
  164. u8 ppdsdr_fec0h;
  165. u8 ppdsdr_fec0l;
  166. u8 ppdsdr_feci2c;
  167. u8 ppdsdr_qspi;
  168. u8 ppdsdr_sdram;
  169. u8 ppdsdr_timerh;
  170. u8 ppdsdr_timerl;
  171. u8 ppdsdr_uartl;
  172. u8 ppdsdr_fec1h;
  173. u8 ppdsdr_fec1l;
  174. u8 ppdsdr_bs;
  175. u8 ppdsdr_res4;
  176. u8 ppdsdr_usbh;
  177. u8 ppdsdr_usbl;
  178. u8 ppdsdr_uarth;
  179. u8 ppdsdr_res5[3];
  180. /* Port Clear Output Data Registers */
  181. u8 pclrr_res1[4];
  182. u8 pclrr_busctl;
  183. u8 pclrr_addr;
  184. u8 pclrr_res2[2];
  185. u8 pclrr_cs;
  186. u8 pclrr_res3;
  187. u8 pclrr_fec0h;
  188. u8 pclrr_fec0l;
  189. u8 pclrr_feci2c;
  190. u8 pclrr_qspi;
  191. u8 pclrr_sdram;
  192. u8 pclrr_timerh;
  193. u8 pclrr_timerl;
  194. u8 pclrr_uartl;
  195. u8 pclrr_fec1h;
  196. u8 pclrr_fec1l;
  197. u8 pclrr_bs;
  198. u8 pclrr_res4;
  199. u8 pclrr_usbh;
  200. u8 pclrr_usbl;
  201. u8 pclrr_uarth;
  202. u8 pclrr_res5[3];
  203. /* Pin Assignment Registers */
  204. u8 par_addr;
  205. u8 par_cs;
  206. u16 par_busctl;
  207. u8 par_res1[2];
  208. u16 par_usb;
  209. u8 par_fec0hl;
  210. u8 par_fec1hl;
  211. u16 par_timer;
  212. u16 par_uart;
  213. u16 par_qspi;
  214. u16 par_sdram;
  215. u16 par_feci2c;
  216. u8 par_bs;
  217. u8 par_res2[3];
  218. } gpio_t;
  219. /* Watchdog registers
  220. */
  221. typedef struct wdog_ctrl {
  222. u16 wcr;
  223. u16 wmr;
  224. u16 wcntr;
  225. u16 wsr;
  226. u8 res4[114];
  227. } wdog_t;
  228. /* USB module registers
  229. */
  230. typedef struct usb {
  231. u16 res1;
  232. u16 fnr;
  233. u16 res2;
  234. u16 fnmr;
  235. u16 res3;
  236. u16 rfmr;
  237. u16 res4;
  238. u16 rfmmr;
  239. u8 res5[3];
  240. u8 far;
  241. u32 asr;
  242. u32 drr1;
  243. u32 drr2;
  244. u16 res6;
  245. u16 specr;
  246. u16 res7;
  247. u16 ep0sr;
  248. u32 iep0cfg;
  249. u32 oep0cfg;
  250. u32 ep1cfg;
  251. u32 ep2cfg;
  252. u32 ep3cfg;
  253. u32 ep4cfg;
  254. u32 ep5cfg;
  255. u32 ep6cfg;
  256. u32 ep7cfg;
  257. u32 ep0ctl;
  258. u16 res8;
  259. u16 ep1ctl;
  260. u16 res9;
  261. u16 ep2ctl;
  262. u16 res10;
  263. u16 ep3ctl;
  264. u16 res11;
  265. u16 ep4ctl;
  266. u16 res12;
  267. u16 ep5ctl;
  268. u16 res13;
  269. u16 ep6ctl;
  270. u16 res14;
  271. u16 ep7ctl;
  272. u32 ep0isr;
  273. u16 res15;
  274. u16 ep1isr;
  275. u16 res16;
  276. u16 ep2isr;
  277. u16 res17;
  278. u16 ep3isr;
  279. u16 res18;
  280. u16 ep4isr;
  281. u16 res19;
  282. u16 ep5isr;
  283. u16 res20;
  284. u16 ep6isr;
  285. u16 res21;
  286. u16 ep7isr;
  287. u32 ep0imr;
  288. u16 res22;
  289. u16 ep1imr;
  290. u16 res23;
  291. u16 ep2imr;
  292. u16 res24;
  293. u16 ep3imr;
  294. u16 res25;
  295. u16 ep4imr;
  296. u16 res26;
  297. u16 ep5imr;
  298. u16 res27;
  299. u16 ep6imr;
  300. u16 res28;
  301. u16 ep7imr;
  302. u32 ep0dr;
  303. u32 ep1dr;
  304. u32 ep2dr;
  305. u32 ep3dr;
  306. u32 ep4dr;
  307. u32 ep5dr;
  308. u32 ep6dr;
  309. u32 ep7dr;
  310. u16 res29;
  311. u16 ep0dpr;
  312. u16 res30;
  313. u16 ep1dpr;
  314. u16 res31;
  315. u16 ep2dpr;
  316. u16 res32;
  317. u16 ep3dpr;
  318. u16 res33;
  319. u16 ep4dpr;
  320. u16 res34;
  321. u16 ep5dpr;
  322. u16 res35;
  323. u16 ep6dpr;
  324. u16 res36;
  325. u16 ep7dpr;
  326. u8 res37[788];
  327. u8 cfgram[1024];
  328. } usb_t;
  329. /* PLL module registers
  330. */
  331. typedef struct pll_ctrl {
  332. u32 syncr;
  333. u32 synsr;
  334. } pll_t;
  335. typedef struct rcm {
  336. u8 rcr;
  337. u8 rsr;
  338. } rcm_t;
  339. #endif /* __IMMAP_5275__ */