intctrl.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * Interrupt Controller Memory Map
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __INTCTRL_H__
  10. #define __INTCTRL_H__
  11. #if defined(CONFIG_M5235) || defined(CONFIG_M5271) || \
  12. defined(CONFIG_M5275) || defined(CONFIG_M5282) || \
  13. defined(CONFIG_M547x) || defined(CONFIG_M548x)
  14. # define CONFIG_SYS_CF_INTC_REG1
  15. #endif
  16. typedef struct int0_ctrl {
  17. /* Interrupt Controller 0 */
  18. u32 iprh0; /* 0x00 Pending High */
  19. u32 iprl0; /* 0x04 Pending Low */
  20. u32 imrh0; /* 0x08 Mask High */
  21. u32 imrl0; /* 0x0C Mask Low */
  22. u32 frch0; /* 0x10 Force High */
  23. u32 frcl0; /* 0x14 Force Low */
  24. #if defined(CONFIG_SYS_CF_INTC_REG1)
  25. u8 irlr; /* 0x18 */
  26. u8 iacklpr; /* 0x19 */
  27. u16 res1[19]; /* 0x1a - 0x3c */
  28. #else
  29. u16 res1; /* 0x18 - 0x19 */
  30. u16 icfg0; /* 0x1A Configuration */
  31. u8 simr0; /* 0x1C Set Interrupt Mask */
  32. u8 cimr0; /* 0x1D Clear Interrupt Mask */
  33. u8 clmask0; /* 0x1E Current Level Mask */
  34. u8 slmask; /* 0x1F Saved Level Mask */
  35. u32 res2[8]; /* 0x20 - 0x3F */
  36. #endif
  37. u8 icr0[64]; /* 0x40 - 0x7F Control registers */
  38. u32 res3[24]; /* 0x80 - 0xDF */
  39. u8 swiack0; /* 0xE0 Software Interrupt ack */
  40. u8 res4[3]; /* 0xE1 - 0xE3 */
  41. u8 L1iack0; /* 0xE4 Level n interrupt ack */
  42. u8 res5[3]; /* 0xE5 - 0xE7 */
  43. u8 L2iack0; /* 0xE8 Level n interrupt ack */
  44. u8 res6[3]; /* 0xE9 - 0xEB */
  45. u8 L3iack0; /* 0xEC Level n interrupt ack */
  46. u8 res7[3]; /* 0xED - 0xEF */
  47. u8 L4iack0; /* 0xF0 Level n interrupt ack */
  48. u8 res8[3]; /* 0xF1 - 0xF3 */
  49. u8 L5iack0; /* 0xF4 Level n interrupt ack */
  50. u8 res9[3]; /* 0xF5 - 0xF7 */
  51. u8 L6iack0; /* 0xF8 Level n interrupt ack */
  52. u8 resa[3]; /* 0xF9 - 0xFB */
  53. u8 L7iack0; /* 0xFC Level n interrupt ack */
  54. u8 resb[3]; /* 0xFD - 0xFF */
  55. } int0_t;
  56. typedef struct int1_ctrl {
  57. /* Interrupt Controller 1 */
  58. u32 iprh1; /* 0x00 Pending High */
  59. u32 iprl1; /* 0x04 Pending Low */
  60. u32 imrh1; /* 0x08 Mask High */
  61. u32 imrl1; /* 0x0C Mask Low */
  62. u32 frch1; /* 0x10 Force High */
  63. u32 frcl1; /* 0x14 Force Low */
  64. #if defined(CONFIG_SYS_CF_INTC_REG1)
  65. u8 irlr; /* 0x18 */
  66. u8 iacklpr; /* 0x19 */
  67. u16 res1[19]; /* 0x1a - 0x3c */
  68. #else
  69. u16 res1; /* 0x18 */
  70. u16 icfg1; /* 0x1A Configuration */
  71. u8 simr1; /* 0x1C Set Interrupt Mask */
  72. u8 cimr1; /* 0x1D Clear Interrupt Mask */
  73. u16 res2; /* 0x1E - 0x1F */
  74. u32 res3[8]; /* 0x20 - 0x3F */
  75. #endif
  76. u8 icr1[64]; /* 0x40 - 0x7F */
  77. u32 res4[24]; /* 0x80 - 0xDF */
  78. u8 swiack1; /* 0xE0 Software Interrupt ack */
  79. u8 res5[3]; /* 0xE1 - 0xE3 */
  80. u8 L1iack1; /* 0xE4 Level n interrupt ack */
  81. u8 res6[3]; /* 0xE5 - 0xE7 */
  82. u8 L2iack1; /* 0xE8 Level n interrupt ack */
  83. u8 res7[3]; /* 0xE9 - 0xEB */
  84. u8 L3iack1; /* 0xEC Level n interrupt ack */
  85. u8 res8[3]; /* 0xED - 0xEF */
  86. u8 L4iack1; /* 0xF0 Level n interrupt ack */
  87. u8 res9[3]; /* 0xF1 - 0xF3 */
  88. u8 L5iack1; /* 0xF4 Level n interrupt ack */
  89. u8 resa[3]; /* 0xF5 - 0xF7 */
  90. u8 L6iack1; /* 0xF8 Level n interrupt ack */
  91. u8 resb[3]; /* 0xF9 - 0xFB */
  92. u8 L7iack1; /* 0xFC Level n interrupt ack */
  93. u8 resc[3]; /* 0xFD - 0xFF */
  94. } int1_t;
  95. typedef struct intgack_ctrl1 {
  96. /* Global IACK Registers */
  97. u8 swiack; /* 0x00 Global Software Interrupt ack */
  98. u8 res0[0x3];
  99. u8 gl1iack; /* 0x04 */
  100. u8 resv1[0x3];
  101. u8 gl2iack; /* 0x08 */
  102. u8 res2[0x3];
  103. u8 gl3iack; /* 0x0C */
  104. u8 res3[0x3];
  105. u8 gl4iack; /* 0x10 */
  106. u8 res4[0x3];
  107. u8 gl5iack; /* 0x14 */
  108. u8 res5[0x3];
  109. u8 gl6iack; /* 0x18 */
  110. u8 res6[0x3];
  111. u8 gl7iack; /* 0x1C */
  112. u8 res7[0x3];
  113. } intgack_t;
  114. #define INTC_IPRH_INT63 (0x80000000)
  115. #define INTC_IPRH_INT62 (0x40000000)
  116. #define INTC_IPRH_INT61 (0x20000000)
  117. #define INTC_IPRH_INT60 (0x10000000)
  118. #define INTC_IPRH_INT59 (0x08000000)
  119. #define INTC_IPRH_INT58 (0x04000000)
  120. #define INTC_IPRH_INT57 (0x02000000)
  121. #define INTC_IPRH_INT56 (0x01000000)
  122. #define INTC_IPRH_INT55 (0x00800000)
  123. #define INTC_IPRH_INT54 (0x00400000)
  124. #define INTC_IPRH_INT53 (0x00200000)
  125. #define INTC_IPRH_INT52 (0x00100000)
  126. #define INTC_IPRH_INT51 (0x00080000)
  127. #define INTC_IPRH_INT50 (0x00040000)
  128. #define INTC_IPRH_INT49 (0x00020000)
  129. #define INTC_IPRH_INT48 (0x00010000)
  130. #define INTC_IPRH_INT47 (0x00008000)
  131. #define INTC_IPRH_INT46 (0x00004000)
  132. #define INTC_IPRH_INT45 (0x00002000)
  133. #define INTC_IPRH_INT44 (0x00001000)
  134. #define INTC_IPRH_INT43 (0x00000800)
  135. #define INTC_IPRH_INT42 (0x00000400)
  136. #define INTC_IPRH_INT41 (0x00000200)
  137. #define INTC_IPRH_INT40 (0x00000100)
  138. #define INTC_IPRH_INT39 (0x00000080)
  139. #define INTC_IPRH_INT38 (0x00000040)
  140. #define INTC_IPRH_INT37 (0x00000020)
  141. #define INTC_IPRH_INT36 (0x00000010)
  142. #define INTC_IPRH_INT35 (0x00000008)
  143. #define INTC_IPRH_INT34 (0x00000004)
  144. #define INTC_IPRH_INT33 (0x00000002)
  145. #define INTC_IPRH_INT32 (0x00000001)
  146. #define INTC_IPRL_INT31 (0x80000000)
  147. #define INTC_IPRL_INT30 (0x40000000)
  148. #define INTC_IPRL_INT29 (0x20000000)
  149. #define INTC_IPRL_INT28 (0x10000000)
  150. #define INTC_IPRL_INT27 (0x08000000)
  151. #define INTC_IPRL_INT26 (0x04000000)
  152. #define INTC_IPRL_INT25 (0x02000000)
  153. #define INTC_IPRL_INT24 (0x01000000)
  154. #define INTC_IPRL_INT23 (0x00800000)
  155. #define INTC_IPRL_INT22 (0x00400000)
  156. #define INTC_IPRL_INT21 (0x00200000)
  157. #define INTC_IPRL_INT20 (0x00100000)
  158. #define INTC_IPRL_INT19 (0x00080000)
  159. #define INTC_IPRL_INT18 (0x00040000)
  160. #define INTC_IPRL_INT17 (0x00020000)
  161. #define INTC_IPRL_INT16 (0x00010000)
  162. #define INTC_IPRL_INT15 (0x00008000)
  163. #define INTC_IPRL_INT14 (0x00004000)
  164. #define INTC_IPRL_INT13 (0x00002000)
  165. #define INTC_IPRL_INT12 (0x00001000)
  166. #define INTC_IPRL_INT11 (0x00000800)
  167. #define INTC_IPRL_INT10 (0x00000400)
  168. #define INTC_IPRL_INT9 (0x00000200)
  169. #define INTC_IPRL_INT8 (0x00000100)
  170. #define INTC_IPRL_INT7 (0x00000080)
  171. #define INTC_IPRL_INT6 (0x00000040)
  172. #define INTC_IPRL_INT5 (0x00000020)
  173. #define INTC_IPRL_INT4 (0x00000010)
  174. #define INTC_IPRL_INT3 (0x00000008)
  175. #define INTC_IPRL_INT2 (0x00000004)
  176. #define INTC_IPRL_INT1 (0x00000002)
  177. #define INTC_IPRL_INT0 (0x00000001)
  178. #define INTC_IMRLn_MASKALL (0x00000001)
  179. #define INTC_IRLR(x) (((x) & 0x7F) << 1)
  180. #define INTC_IRLR_MASK (0x01)
  181. #define INTC_IACKLPR_LVL(x) (((x) & 0x07) << 4)
  182. #define INTC_IACKLPR_LVL_MASK (0x8F)
  183. #define INTC_IACKLPR_PRI(x) ((x) & 0x0F)
  184. #define INTC_IACKLPR_PRI_MASK (0xF0)
  185. #if defined(CONFIG_SYS_CF_INTC_REG1)
  186. #define INTC_ICR_IL(x) (((x) & 0x07) << 3)
  187. #define INTC_ICR_IL_MASK (0xC7)
  188. #define INTC_ICR_IP(x) ((x) & 0x07)
  189. #define INTC_ICR_IP_MASK (0xF8)
  190. #else
  191. #define INTC_ICR_IL(x) ((x) & 0x07)
  192. #define INTC_ICR_IL_MASK (0xF8)
  193. #endif
  194. #define INTC_ICONFIG_ELVLPRI_MASK (0x01FF)
  195. #define INTC_ICONFIG_ELVLPRI7 (0x8000)
  196. #define INTC_ICONFIG_ELVLPRI6 (0x4000)
  197. #define INTC_ICONFIG_ELVLPRI5 (0x2000)
  198. #define INTC_ICONFIG_ELVLPRI4 (0x1000)
  199. #define INTC_ICONFIG_ELVLPRI3 (0x0800)
  200. #define INTC_ICONFIG_ELVLPRI2 (0x0400)
  201. #define INTC_ICONFIG_ELVLPRI1 (0x0200)
  202. #define INTC_ICONFIG_EMASK (0x0020)
  203. #define INTC_SIMR_ALL (0x40)
  204. #define INTC_SIMR(x) ((x) & 0x3F)
  205. #define INTC_SIMR_MASK (0x80)
  206. #define INTC_CIMR_ALL (0x40)
  207. #define INTC_CIMR(x) ((x) & 0x3F)
  208. #define INTC_CIMR_MASK (0x80)
  209. #define INTC_CLMASK(x) ((x) & 0x0F)
  210. #define INTC_CLMASK_MASK (0xF0)
  211. #define INTC_SLMASK(x) ((x) & 0x0F)
  212. #define INTC_SLMASK_MASK (0xF0)
  213. #endif /* __INTCTRL_H__ */