io.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __ASM_ARC_IO_H
  7. #define __ASM_ARC_IO_H
  8. #include <linux/types.h>
  9. #include <asm/byteorder.h>
  10. static inline void sync(void)
  11. {
  12. /* Not yet implemented */
  13. }
  14. static inline u8 __raw_readb(const volatile void __iomem *addr)
  15. {
  16. u8 b;
  17. __asm__ __volatile__("ldb%U1 %0, %1\n"
  18. : "=r" (b)
  19. : "m" (*(volatile u8 __force *)addr)
  20. : "memory");
  21. return b;
  22. }
  23. static inline u16 __raw_readw(const volatile void __iomem *addr)
  24. {
  25. u16 s;
  26. __asm__ __volatile__("ldw%U1 %0, %1\n"
  27. : "=r" (s)
  28. : "m" (*(volatile u16 __force *)addr)
  29. : "memory");
  30. return s;
  31. }
  32. static inline u32 __raw_readl(const volatile void __iomem *addr)
  33. {
  34. u32 w;
  35. __asm__ __volatile__("ld%U1 %0, %1\n"
  36. : "=r" (w)
  37. : "m" (*(volatile u32 __force *)addr)
  38. : "memory");
  39. return w;
  40. }
  41. #define readb __raw_readb
  42. static inline u16 readw(const volatile void __iomem *addr)
  43. {
  44. return __le16_to_cpu(__raw_readw(addr));
  45. }
  46. static inline u32 readl(const volatile void __iomem *addr)
  47. {
  48. return __le32_to_cpu(__raw_readl(addr));
  49. }
  50. static inline void __raw_writeb(u8 b, volatile void __iomem *addr)
  51. {
  52. __asm__ __volatile__("stb%U1 %0, %1\n"
  53. :
  54. : "r" (b), "m" (*(volatile u8 __force *)addr)
  55. : "memory");
  56. }
  57. static inline void __raw_writew(u16 s, volatile void __iomem *addr)
  58. {
  59. __asm__ __volatile__("stw%U1 %0, %1\n"
  60. :
  61. : "r" (s), "m" (*(volatile u16 __force *)addr)
  62. : "memory");
  63. }
  64. static inline void __raw_writel(u32 w, volatile void __iomem *addr)
  65. {
  66. __asm__ __volatile__("st%U1 %0, %1\n"
  67. :
  68. : "r" (w), "m" (*(volatile u32 __force *)addr)
  69. : "memory");
  70. }
  71. #define writeb __raw_writeb
  72. #define writew(b, addr) __raw_writew(__cpu_to_le16(b), addr)
  73. #define writel(b, addr) __raw_writel(__cpu_to_le32(b), addr)
  74. static inline int __raw_readsb(unsigned int addr, void *data, int bytelen)
  75. {
  76. __asm__ __volatile__ ("1:ld.di r8, [r0]\n"
  77. "sub.f r2, r2, 1\n"
  78. "bnz.d 1b\n"
  79. "stb.ab r8, [r1, 1]\n"
  80. :
  81. : "r" (addr), "r" (data), "r" (bytelen)
  82. : "r8");
  83. return bytelen;
  84. }
  85. static inline int __raw_readsw(unsigned int addr, void *data, int wordlen)
  86. {
  87. __asm__ __volatile__ ("1:ld.di r8, [r0]\n"
  88. "sub.f r2, r2, 1\n"
  89. "bnz.d 1b\n"
  90. "stw.ab r8, [r1, 2]\n"
  91. :
  92. : "r" (addr), "r" (data), "r" (wordlen)
  93. : "r8");
  94. return wordlen;
  95. }
  96. static inline int __raw_readsl(unsigned int addr, void *data, int longlen)
  97. {
  98. __asm__ __volatile__ ("1:ld.di r8, [r0]\n"
  99. "sub.f r2, r2, 1\n"
  100. "bnz.d 1b\n"
  101. "st.ab r8, [r1, 4]\n"
  102. :
  103. : "r" (addr), "r" (data), "r" (longlen)
  104. : "r8");
  105. return longlen;
  106. }
  107. static inline int __raw_writesb(unsigned int addr, void *data, int bytelen)
  108. {
  109. __asm__ __volatile__ ("1:ldb.ab r8, [r1, 1]\n"
  110. "sub.f r2, r2, 1\n"
  111. "bnz.d 1b\n"
  112. "st.di r8, [r0, 0]\n"
  113. :
  114. : "r" (addr), "r" (data), "r" (bytelen)
  115. : "r8");
  116. return bytelen;
  117. }
  118. static inline int __raw_writesw(unsigned int addr, void *data, int wordlen)
  119. {
  120. __asm__ __volatile__ ("1:ldw.ab r8, [r1, 2]\n"
  121. "sub.f r2, r2, 1\n"
  122. "bnz.d 1b\n"
  123. "st.ab.di r8, [r0, 0]\n"
  124. :
  125. : "r" (addr), "r" (data), "r" (wordlen)
  126. : "r8");
  127. return wordlen;
  128. }
  129. static inline int __raw_writesl(unsigned int addr, void *data, int longlen)
  130. {
  131. __asm__ __volatile__ ("1:ld.ab r8, [r1, 4]\n"
  132. "sub.f r2, r2, 1\n"
  133. "bnz.d 1b\n"
  134. "st.ab.di r8, [r0, 0]\n"
  135. :
  136. : "r" (addr), "r" (data), "r" (longlen)
  137. : "r8");
  138. return longlen;
  139. }
  140. #define out_arch(type, endian, a, v) __raw_write##type(cpu_to_##endian(v), a)
  141. #define in_arch(type, endian, a) endian##_to_cpu(__raw_read##type(a))
  142. #define out_le32(a, v) out_arch(l, le32, a, v)
  143. #define out_le16(a, v) out_arch(w, le16, a, v)
  144. #define in_le32(a) in_arch(l, le32, a)
  145. #define in_le16(a) in_arch(w, le16, a)
  146. #define out_be32(a, v) out_arch(l, be32, a, v)
  147. #define out_be16(a, v) out_arch(w, be16, a, v)
  148. #define in_be32(a) in_arch(l, be32, a)
  149. #define in_be16(a) in_arch(w, be16, a)
  150. #define out_8(a, v) __raw_writeb(v, a)
  151. #define in_8(a) __raw_readb(a)
  152. /*
  153. * Clear and set bits in one shot. These macros can be used to clear and
  154. * set multiple bits in a register using a single call. These macros can
  155. * also be used to set a multiple-bit bit pattern using a mask, by
  156. * specifying the mask in the 'clear' parameter and the new bit pattern
  157. * in the 'set' parameter.
  158. */
  159. #define clrbits(type, addr, clear) \
  160. out_##type((addr), in_##type(addr) & ~(clear))
  161. #define setbits(type, addr, set) \
  162. out_##type((addr), in_##type(addr) | (set))
  163. #define clrsetbits(type, addr, clear, set) \
  164. out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
  165. #define clrbits_be32(addr, clear) clrbits(be32, addr, clear)
  166. #define setbits_be32(addr, set) setbits(be32, addr, set)
  167. #define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
  168. #define clrbits_le32(addr, clear) clrbits(le32, addr, clear)
  169. #define setbits_le32(addr, set) setbits(le32, addr, set)
  170. #define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
  171. #define clrbits_be16(addr, clear) clrbits(be16, addr, clear)
  172. #define setbits_be16(addr, set) setbits(be16, addr, set)
  173. #define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
  174. #define clrbits_le16(addr, clear) clrbits(le16, addr, clear)
  175. #define setbits_le16(addr, set) setbits(le16, addr, set)
  176. #define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
  177. #define clrbits_8(addr, clear) clrbits(8, addr, clear)
  178. #define setbits_8(addr, set) setbits(8, addr, set)
  179. #define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
  180. #endif /* __ASM_ARC_IO_H */