arcregs.h 1.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _ASM_ARC_ARCREGS_H
  7. #define _ASM_ARC_ARCREGS_H
  8. /*
  9. * ARC architecture has additional address space - auxiliary registers.
  10. * These registers are mostly used for configuration purposes.
  11. * These registers are not memory mapped and special commands are used for
  12. * access: "lr"/"sr".
  13. */
  14. #define ARC_AUX_IDENTITY 0x04
  15. #define ARC_AUX_STATUS32 0x0a
  16. /* Instruction cache related auxiliary registers */
  17. #define ARC_AUX_IC_IVIC 0x10
  18. #define ARC_AUX_IC_CTRL 0x11
  19. #define ARC_AUX_IC_IVIL 0x19
  20. #if (CONFIG_ARC_MMU_VER > 2)
  21. #define ARC_AUX_IC_PTAG 0x1E
  22. #endif
  23. #define ARC_BCR_IC_BUILD 0x77
  24. /* Timer related auxiliary registers */
  25. #define ARC_AUX_TIMER0_CNT 0x21 /* Timer 0 count */
  26. #define ARC_AUX_TIMER0_CTRL 0x22 /* Timer 0 control */
  27. #define ARC_AUX_TIMER0_LIMIT 0x23 /* Timer 0 limit */
  28. #define ARC_AUX_INTR_VEC_BASE 0x25
  29. /* Data cache related auxiliary registers */
  30. #define ARC_AUX_DC_IVDC 0x47
  31. #define ARC_AUX_DC_CTRL 0x48
  32. #define ARC_AUX_DC_IVDL 0x4A
  33. #define ARC_AUX_DC_FLSH 0x4B
  34. #define ARC_AUX_DC_FLDL 0x4C
  35. #if (CONFIG_ARC_MMU_VER > 2)
  36. #define ARC_AUX_DC_PTAG 0x5C
  37. #endif
  38. #define ARC_BCR_DC_BUILD 0x72
  39. #ifndef __ASSEMBLY__
  40. /* Accessors for auxiliary registers */
  41. #define read_aux_reg(reg) __builtin_arc_lr(reg)
  42. /* gcc builtin sr needs reg param to be long immediate */
  43. #define write_aux_reg(reg_immed, val) \
  44. __builtin_arc_sr((unsigned int)val, reg_immed)
  45. #endif /* __ASSEMBLY__ */
  46. #endif /* _ASM_ARC_ARCREGS_H */