keystone_net.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * emac definitions for keystone2 devices
  4. *
  5. * (C) Copyright 2012-2014
  6. * Texas Instruments Incorporated, <www.ti.com>
  7. */
  8. #ifndef _KEYSTONE_NET_H_
  9. #define _KEYSTONE_NET_H_
  10. #include <asm/io.h>
  11. #include <phy.h>
  12. /* EMAC */
  13. #ifdef CONFIG_KSNET_NETCP_V1_0
  14. #define GBETH_BASE (CONFIG_KSNET_NETCP_BASE + 0x00090000)
  15. #define EMAC_EMACSL_BASE_ADDR (GBETH_BASE + 0x900)
  16. #define EMAC_MDIO_BASE_ADDR (GBETH_BASE + 0x300)
  17. #define EMAC_SGMII_BASE_ADDR (GBETH_BASE + 0x100)
  18. #define DEVICE_EMACSL_BASE(x) (EMAC_EMACSL_BASE_ADDR + (x) * 0x040)
  19. /* Register offsets */
  20. #define CPGMACSL_REG_CTL 0x04
  21. #define CPGMACSL_REG_STATUS 0x08
  22. #define CPGMACSL_REG_RESET 0x0c
  23. #define CPGMACSL_REG_MAXLEN 0x10
  24. #elif defined CONFIG_KSNET_NETCP_V1_5
  25. #define GBETH_BASE (CONFIG_KSNET_NETCP_BASE + 0x00200000)
  26. #define CPGMACSL_REG_RX_PRI_MAP 0x020
  27. #define EMAC_EMACSL_BASE_ADDR (GBETH_BASE + 0x22000)
  28. #define EMAC_MDIO_BASE_ADDR (GBETH_BASE + 0x00f00)
  29. #define EMAC_SGMII_BASE_ADDR (GBETH_BASE + 0x00100)
  30. #define DEVICE_EMACSL_BASE(x) (EMAC_EMACSL_BASE_ADDR + (x) * 0x1000)
  31. /* Register offsets */
  32. #define CPGMACSL_REG_CTL 0x330
  33. #define CPGMACSL_REG_STATUS 0x334
  34. #define CPGMACSL_REG_RESET 0x338
  35. #define CPGMACSL_REG_MAXLEN 0x024
  36. #endif
  37. #define KEYSTONE2_EMAC_GIG_ENABLE
  38. #define MAC_ID_BASE_ADDR CONFIG_KSNET_MAC_ID_BASE
  39. /* MDIO module input frequency */
  40. #ifdef CONFIG_SOC_K2G
  41. #define EMAC_MDIO_BUS_FREQ (ks_clk_get_rate(sys_clk0_3_clk))
  42. #else
  43. #define EMAC_MDIO_BUS_FREQ (ks_clk_get_rate(pass_pll_clk))
  44. #endif
  45. /* MDIO clock output frequency */
  46. #define EMAC_MDIO_CLOCK_FREQ 2500000 /* 2.5 MHz */
  47. #define EMAC_MACCONTROL_MIIEN_ENABLE 0x20
  48. #define EMAC_MACCONTROL_FULLDUPLEX_ENABLE 0x1
  49. #define EMAC_MACCONTROL_GIGABIT_ENABLE BIT(7)
  50. #define EMAC_MACCONTROL_GIGFORCE BIT(17)
  51. #define EMAC_MACCONTROL_RMIISPEED_100 BIT(15)
  52. #define EMAC_MIN_ETHERNET_PKT_SIZE 60
  53. struct mac_sl_cfg {
  54. u_int32_t max_rx_len; /* Maximum receive packet length. */
  55. u_int32_t ctl; /* Control bitfield */
  56. };
  57. /**
  58. * Definition: Control bitfields used in the ctl field of mac_sl_cfg
  59. */
  60. #define GMACSL_RX_ENABLE_RCV_CONTROL_FRAMES BIT(24)
  61. #define GMACSL_RX_ENABLE_RCV_SHORT_FRAMES BIT(23)
  62. #define GMACSL_RX_ENABLE_RCV_ERROR_FRAMES BIT(22)
  63. #define GMACSL_RX_ENABLE_EXT_CTL BIT(18)
  64. #define GMACSL_RX_ENABLE_GIG_FORCE BIT(17)
  65. #define GMACSL_RX_ENABLE_IFCTL_B BIT(16)
  66. #define GMACSL_RX_ENABLE_IFCTL_A BIT(15)
  67. #define GMACSL_RX_ENABLE_CMD_IDLE BIT(11)
  68. #define GMACSL_TX_ENABLE_SHORT_GAP BIT(10)
  69. #define GMACSL_ENABLE_GIG_MODE BIT(7)
  70. #define GMACSL_TX_ENABLE_PACE BIT(6)
  71. #define GMACSL_ENABLE BIT(5)
  72. #define GMACSL_TX_ENABLE_FLOW_CTL BIT(4)
  73. #define GMACSL_RX_ENABLE_FLOW_CTL BIT(3)
  74. #define GMACSL_ENABLE_LOOPBACK BIT(1)
  75. #define GMACSL_ENABLE_FULL_DUPLEX BIT(0)
  76. /* EMAC SL function return values */
  77. #define GMACSL_RET_OK 0
  78. #define GMACSL_RET_INVALID_PORT -1
  79. #define GMACSL_RET_WARN_RESET_INCOMPLETE -2
  80. #define GMACSL_RET_WARN_MAXLEN_TOO_BIG -3
  81. #define GMACSL_RET_CONFIG_FAIL_RESET_ACTIVE -4
  82. /* EMAC SL register definitions */
  83. #define DEVICE_EMACSL_RESET_POLL_COUNT 100
  84. /* Soft reset register values */
  85. #define CPGMAC_REG_RESET_VAL_RESET_MASK BIT(0)
  86. #define CPGMAC_REG_RESET_VAL_RESET BIT(0)
  87. #define CPGMAC_REG_MAXLEN_LEN 0x3fff
  88. /* CPSW */
  89. /* Control bitfields */
  90. #define CPSW_CTL_P2_PASS_PRI_TAGGED BIT(5)
  91. #define CPSW_CTL_P1_PASS_PRI_TAGGED BIT(4)
  92. #define CPSW_CTL_P0_PASS_PRI_TAGGED BIT(3)
  93. #define CPSW_CTL_P0_ENABLE BIT(2)
  94. #define CPSW_CTL_VLAN_AWARE BIT(1)
  95. #define CPSW_CTL_FIFO_LOOPBACK BIT(0)
  96. #define DEVICE_CPSW_NUM_PORTS CONFIG_KSNET_CPSW_NUM_PORTS
  97. #define DEVICE_N_GMACSL_PORTS (DEVICE_CPSW_NUM_PORTS - 1)
  98. #ifdef CONFIG_KSNET_NETCP_V1_0
  99. #define DEVICE_CPSW_BASE (GBETH_BASE + 0x800)
  100. #define CPSW_REG_CTL 0x004
  101. #define CPSW_REG_STAT_PORT_EN 0x00c
  102. #define CPSW_REG_MAXLEN 0x040
  103. #define CPSW_REG_ALE_CONTROL 0x608
  104. #define CPSW_REG_ALE_PORTCTL(x) (0x640 + (x) * 4)
  105. #define CPSW_REG_VAL_STAT_ENABLE_ALL 0xf
  106. #elif defined CONFIG_KSNET_NETCP_V1_5
  107. #define DEVICE_CPSW_BASE (GBETH_BASE + 0x20000)
  108. #define CPSW_REG_CTL 0x00004
  109. #define CPSW_REG_STAT_PORT_EN 0x00014
  110. #define CPSW_REG_MAXLEN 0x01024
  111. #define CPSW_REG_ALE_CONTROL 0x1e008
  112. #define CPSW_REG_ALE_PORTCTL(x) (0x1e040 + (x) * 4)
  113. #define CPSW_REG_VAL_STAT_ENABLE_ALL 0x1ff
  114. #endif
  115. #define CPSW_REG_VAL_ALE_CTL_RESET_AND_ENABLE ((u_int32_t)0xc0000000)
  116. #define CPSW_REG_VAL_ALE_CTL_BYPASS ((u_int32_t)0x00000010)
  117. #define CPSW_REG_VAL_PORTCTL_FORWARD_MODE 0x3
  118. #define target_get_switch_ctl() CPSW_CTL_P0_ENABLE
  119. #define SWITCH_MAX_PKT_SIZE 9000
  120. /* SGMII */
  121. #define SGMII_REG_STATUS_LOCK BIT(4)
  122. #define SGMII_REG_STATUS_LINK BIT(0)
  123. #define SGMII_REG_STATUS_AUTONEG BIT(2)
  124. #define SGMII_REG_CONTROL_AUTONEG BIT(0)
  125. #define SGMII_REG_CONTROL_MASTER BIT(5)
  126. #define SGMII_REG_MR_ADV_ENABLE BIT(0)
  127. #define SGMII_REG_MR_ADV_LINK BIT(15)
  128. #define SGMII_REG_MR_ADV_FULL_DUPLEX BIT(12)
  129. #define SGMII_REG_MR_ADV_GIG_MODE BIT(11)
  130. #define SGMII_LINK_MAC_MAC_AUTONEG 0
  131. #define SGMII_LINK_MAC_PHY 1
  132. #define SGMII_LINK_MAC_MAC_FORCED 2
  133. #define SGMII_LINK_MAC_FIBER 3
  134. #define SGMII_LINK_MAC_PHY_FORCED 4
  135. #ifdef CONFIG_KSNET_NETCP_V1_0
  136. #define SGMII_OFFSET(x) ((x <= 1) ? (x * 0x100) : ((x * 0x100) + 0x100))
  137. #elif defined CONFIG_KSNET_NETCP_V1_5
  138. #define SGMII_OFFSET(x) ((x) * 0x100)
  139. #endif
  140. #define SGMII_IDVER_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x000)
  141. #define SGMII_SRESET_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x004)
  142. #define SGMII_CTL_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x010)
  143. #define SGMII_STATUS_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x014)
  144. #define SGMII_MRADV_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x018)
  145. #define SGMII_LPADV_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x020)
  146. #define SGMII_TXCFG_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x030)
  147. #define SGMII_RXCFG_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x034)
  148. #define SGMII_AUXCFG_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x038)
  149. /* RGMII */
  150. #define RGMII_REG_STATUS_LINK BIT(0)
  151. #define RGMII_STATUS_REG (GBETH_BASE + 0x18)
  152. /* PSS */
  153. #ifdef CONFIG_KSNET_NETCP_V1_0
  154. #define DEVICE_PSTREAM_CFG_REG_ADDR (CONFIG_KSNET_NETCP_BASE + 0x604)
  155. #define DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI 0x06060606
  156. #define hw_config_streaming_switch()\
  157. writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI, DEVICE_PSTREAM_CFG_REG_ADDR);
  158. #elif defined CONFIG_KSNET_NETCP_V1_5
  159. #define DEVICE_PSTREAM_CFG_REG_ADDR (CONFIG_KSNET_NETCP_BASE + 0x500)
  160. #define DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI 0x0
  161. #define hw_config_streaming_switch()\
  162. writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
  163. DEVICE_PSTREAM_CFG_REG_ADDR);\
  164. writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
  165. DEVICE_PSTREAM_CFG_REG_ADDR+4);\
  166. writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
  167. DEVICE_PSTREAM_CFG_REG_ADDR+8);\
  168. writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
  169. DEVICE_PSTREAM_CFG_REG_ADDR+12);
  170. #endif
  171. /* EMAC MDIO Registers Structure */
  172. struct mdio_regs {
  173. u32 version;
  174. u32 control;
  175. u32 alive;
  176. u32 link;
  177. u32 linkintraw;
  178. u32 linkintmasked;
  179. u32 rsvd0[2];
  180. u32 userintraw;
  181. u32 userintmasked;
  182. u32 userintmaskset;
  183. u32 userintmaskclear;
  184. u32 rsvd1[20];
  185. u32 useraccess0;
  186. u32 userphysel0;
  187. u32 useraccess1;
  188. u32 userphysel1;
  189. };
  190. #endif /* _KEYSTONE_NET_H_ */