spd_sdram.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819
  1. /*
  2. * (C) Copyright 2001
  3. * Bill Hunter, Wave 7 Optics, williamhunter@attbi.com
  4. *
  5. * Based on code by:
  6. *
  7. * Kenneth Johansson ,Ericsson AB.
  8. * kenneth.johansson@etx.ericsson.se
  9. *
  10. * hacked up by bill hunter. fixed so we could run before
  11. * serial_init and console_init. previous version avoided this by
  12. * running out of cache memory during serial/console init, then running
  13. * this code later.
  14. *
  15. * (C) Copyright 2002
  16. * Jun Gu, Artesyn Technology, jung@artesyncp.com
  17. * Support for IBM 440 based on OpenBIOS draminit.c from IBM.
  18. *
  19. * See file CREDITS for list of people who contributed to this
  20. * project.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License as
  24. * published by the Free Software Foundation; either version 2 of
  25. * the License, or (at your option) any later version.
  26. *
  27. * This program is distributed in the hope that it will be useful,
  28. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  29. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  30. * GNU General Public License for more details.
  31. *
  32. * You should have received a copy of the GNU General Public License
  33. * along with this program; if not, write to the Free Software
  34. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  35. * MA 02111-1307 USA
  36. */
  37. #include <common.h>
  38. #include <asm/processor.h>
  39. #include <i2c.h>
  40. #include <ppc4xx.h>
  41. #ifdef CONFIG_SPD_EEPROM
  42. /*
  43. * Set default values
  44. */
  45. #ifndef CFG_I2C_SPEED
  46. #define CFG_I2C_SPEED 50000
  47. #endif
  48. #ifndef CFG_I2C_SLAVE
  49. #define CFG_I2C_SLAVE 0xFE
  50. #endif
  51. #ifndef CONFIG_440 /* for 405 WALNUT board */
  52. #define SDRAM0_CFG_DCE 0x80000000
  53. #define SDRAM0_CFG_SRE 0x40000000
  54. #define SDRAM0_CFG_PME 0x20000000
  55. #define SDRAM0_CFG_MEMCHK 0x10000000
  56. #define SDRAM0_CFG_REGEN 0x08000000
  57. #define SDRAM0_CFG_ECCDD 0x00400000
  58. #define SDRAM0_CFG_EMDULR 0x00200000
  59. #define SDRAM0_CFG_DRW_SHIFT (31-6)
  60. #define SDRAM0_CFG_BRPF_SHIFT (31-8)
  61. #define SDRAM0_TR_CASL_SHIFT (31-8)
  62. #define SDRAM0_TR_PTA_SHIFT (31-13)
  63. #define SDRAM0_TR_CTP_SHIFT (31-15)
  64. #define SDRAM0_TR_LDF_SHIFT (31-17)
  65. #define SDRAM0_TR_RFTA_SHIFT (31-29)
  66. #define SDRAM0_TR_RCD_SHIFT (31-31)
  67. #define SDRAM0_RTR_SHIFT (31-15)
  68. #define SDRAM0_ECCCFG_SHIFT (31-11)
  69. /* SDRAM0_CFG enable macro */
  70. #define SDRAM0_CFG_BRPF(x) ( ( x & 0x3)<< SDRAM0_CFG_BRPF_SHIFT )
  71. #define SDRAM0_BXCR_SZ_MASK 0x000e0000
  72. #define SDRAM0_BXCR_AM_MASK 0x0000e000
  73. #define SDRAM0_BXCR_SZ_SHIFT (31-14)
  74. #define SDRAM0_BXCR_AM_SHIFT (31-18)
  75. #define SDRAM0_BXCR_SZ(x) ( (( x << SDRAM0_BXCR_SZ_SHIFT) & SDRAM0_BXCR_SZ_MASK) )
  76. #define SDRAM0_BXCR_AM(x) ( (( x << SDRAM0_BXCR_AM_SHIFT) & SDRAM0_BXCR_AM_MASK) )
  77. #ifdef CONFIG_SPDDRAM_SILENT
  78. # define SPD_ERR(x) do { return 0; } while (0)
  79. #else
  80. # define SPD_ERR(x) do { printf(x); return(0); } while (0)
  81. #endif
  82. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  83. /* function prototypes */
  84. int spd_read(uint addr);
  85. /*
  86. * This function is reading data from the DIMM module EEPROM over the SPD bus
  87. * and uses that to program the sdram controller.
  88. *
  89. * This works on boards that has the same schematics that the IBM walnut has.
  90. *
  91. * Input: null for default I2C spd functions or a pointer to a custom function
  92. * returning spd_data.
  93. */
  94. long int spd_sdram(int(read_spd)(uint addr))
  95. {
  96. int bus_period,tmp,row,col;
  97. int total_size,bank_size,bank_code;
  98. int ecc_on;
  99. int mode;
  100. int bank_cnt;
  101. int sdram0_pmit=0x07c00000;
  102. #ifndef CONFIG_405EP /* not on PPC405EP */
  103. int sdram0_besr0=-1;
  104. int sdram0_besr1=-1;
  105. int sdram0_eccesr=-1;
  106. #endif
  107. int sdram0_ecccfg;
  108. int sdram0_rtr=0;
  109. int sdram0_tr=0;
  110. int sdram0_b0cr;
  111. int sdram0_b1cr;
  112. int sdram0_b2cr;
  113. int sdram0_b3cr;
  114. int sdram0_cfg=0;
  115. int t_rp;
  116. int t_rcd;
  117. int t_ras;
  118. int t_rc;
  119. int min_cas;
  120. if(read_spd == 0){
  121. read_spd=spd_read;
  122. /*
  123. * Make sure I2C controller is initialized
  124. * before continuing.
  125. */
  126. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  127. }
  128. /*
  129. * Calculate the bus period, we do it this
  130. * way to minimize stack utilization.
  131. */
  132. #ifndef CONFIG_405EP
  133. tmp = (mfdcr(pllmd) >> (31-6)) & 0xf; /* get FBDV bits */
  134. tmp = CONFIG_SYS_CLK_FREQ * tmp; /* get plb freq */
  135. #else
  136. {
  137. unsigned long freqCPU;
  138. unsigned long pllmr0;
  139. unsigned long pllmr1;
  140. unsigned long pllFbkDiv;
  141. unsigned long pllPlbDiv;
  142. unsigned long pllmr0_ccdv;
  143. /*
  144. * Read PLL Mode registers
  145. */
  146. pllmr0 = mfdcr (cpc0_pllmr0);
  147. pllmr1 = mfdcr (cpc0_pllmr1);
  148. pllFbkDiv = ((pllmr1 & PLLMR1_FBMUL_MASK) >> 20);
  149. if (pllFbkDiv == 0) {
  150. pllFbkDiv = 16;
  151. }
  152. pllPlbDiv = ((pllmr0 & PLLMR0_CPU_TO_PLB_MASK) >> 16) + 1;
  153. /*
  154. * Determine CPU clock frequency
  155. */
  156. pllmr0_ccdv = ((pllmr0 & PLLMR0_CPU_DIV_MASK) >> 20) + 1;
  157. if (pllmr1 & PLLMR1_SSCS_MASK) {
  158. freqCPU = (CONFIG_SYS_CLK_FREQ * pllFbkDiv) / pllmr0_ccdv;
  159. } else {
  160. freqCPU = CONFIG_SYS_CLK_FREQ / pllmr0_ccdv;
  161. }
  162. /*
  163. * Determine PLB clock frequency
  164. */
  165. tmp = freqCPU / pllPlbDiv;
  166. }
  167. #endif
  168. bus_period = sdram_HZ_to_ns(tmp); /* get sdram speed */
  169. /* Make shure we are using SDRAM */
  170. if (read_spd(2) != 0x04){
  171. SPD_ERR("SDRAM - non SDRAM memory module found\n");
  172. }
  173. /*------------------------------------------------------------------
  174. configure memory timing register
  175. data from DIMM:
  176. 27 IN Row Precharge Time ( t RP)
  177. 29 MIN RAS to CAS Delay ( t RCD)
  178. 127 Component and Clock Detail ,clk0-clk3, junction temp, CAS
  179. -------------------------------------------------------------------*/
  180. /*
  181. * first figure out which cas latency mode to use
  182. * use the min supported mode
  183. */
  184. tmp = read_spd(127) & 0x6;
  185. if(tmp == 0x02){ /* only cas = 2 supported */
  186. min_cas = 2;
  187. /* t_ck = read_spd(9); */
  188. /* t_ac = read_spd(10); */
  189. }
  190. else if (tmp == 0x04){ /* only cas = 3 supported */
  191. min_cas = 3;
  192. /* t_ck = read_spd(9); */
  193. /* t_ac = read_spd(10); */
  194. }
  195. else if (tmp == 0x06){ /* 2,3 supported, so use 2 */
  196. min_cas = 2;
  197. /* t_ck = read_spd(23); */
  198. /* t_ac = read_spd(24); */
  199. }
  200. else {
  201. SPD_ERR("SDRAM - unsupported CAS latency \n");
  202. }
  203. /* get some timing values, t_rp,t_rcd,t_ras,t_rc
  204. */
  205. t_rp = read_spd(27);
  206. t_rcd = read_spd(29);
  207. t_ras = read_spd(30);
  208. t_rc = t_ras + t_rp;
  209. /* The following timing calcs subtract 1 before deviding.
  210. * this has effect of using ceiling instead of floor rounding,
  211. * and also subtracting 1 to convert number to reg value
  212. */
  213. /* set up CASL */
  214. sdram0_tr = (min_cas - 1) << SDRAM0_TR_CASL_SHIFT;
  215. /* set up PTA */
  216. sdram0_tr |= (((t_rp - 1)/bus_period) & 0x3) << SDRAM0_TR_PTA_SHIFT;
  217. /* set up CTP */
  218. tmp = ((t_rc - t_rcd - t_rp -1) / bus_period) & 0x3;
  219. if(tmp<1) tmp=1;
  220. sdram0_tr |= tmp << SDRAM0_TR_CTP_SHIFT;
  221. /* set LDF = 2 cycles, reg value = 1 */
  222. sdram0_tr |= 1 << SDRAM0_TR_LDF_SHIFT;
  223. /* set RFTA = t_rfc/bus_period, use t_rfc = t_rc */
  224. tmp = ( (t_rc - 1) / bus_period)-3;
  225. if(tmp<0)tmp=0;
  226. if(tmp>6)tmp=6;
  227. sdram0_tr |= tmp << SDRAM0_TR_RFTA_SHIFT;
  228. /* set RCD = t_rcd/bus_period*/
  229. sdram0_tr |= (((t_rcd - 1) / bus_period) &0x3) << SDRAM0_TR_RCD_SHIFT ;
  230. /*------------------------------------------------------------------
  231. configure RTR register
  232. -------------------------------------------------------------------*/
  233. row = read_spd(3);
  234. col = read_spd(4);
  235. tmp = read_spd(12) & 0x7f ; /* refresh type less self refresh bit */
  236. switch(tmp){
  237. case 0x00:
  238. tmp=15625;
  239. break;
  240. case 0x01:
  241. tmp=15625/4;
  242. break;
  243. case 0x02:
  244. tmp=15625/2;
  245. break;
  246. case 0x03:
  247. tmp=15625*2;
  248. break;
  249. case 0x04:
  250. tmp=15625*4;
  251. break;
  252. case 0x05:
  253. tmp=15625*8;
  254. break;
  255. default:
  256. SPD_ERR("SDRAM - Bad refresh period \n");
  257. }
  258. /* convert from nsec to bus cycles */
  259. tmp = tmp/bus_period;
  260. sdram0_rtr = (tmp & 0x3ff8)<< SDRAM0_RTR_SHIFT;
  261. /*------------------------------------------------------------------
  262. determine the number of banks used
  263. -------------------------------------------------------------------*/
  264. /* byte 7:6 is module data width */
  265. if(read_spd(7) != 0)
  266. SPD_ERR("SDRAM - unsupported module width\n");
  267. tmp = read_spd(6);
  268. if (tmp < 32)
  269. SPD_ERR("SDRAM - unsupported module width\n");
  270. else if (tmp < 64)
  271. bank_cnt=1; /* one bank per sdram side */
  272. else if (tmp < 73)
  273. bank_cnt=2; /* need two banks per side */
  274. else if (tmp < 161)
  275. bank_cnt=4; /* need four banks per side */
  276. else
  277. SPD_ERR("SDRAM - unsupported module width\n");
  278. /* byte 5 is the module row count (refered to as dimm "sides") */
  279. tmp = read_spd(5);
  280. if(tmp==1);
  281. else if(tmp==2) bank_cnt *=2;
  282. else if(tmp==4) bank_cnt *=4;
  283. else bank_cnt = 8; /* 8 is an error code */
  284. if(bank_cnt > 4) /* we only have 4 banks to work with */
  285. SPD_ERR("SDRAM - unsupported module rows for this width\n");
  286. /* now check for ECC ability of module. We only support ECC
  287. * on 32 bit wide devices with 8 bit ECC.
  288. */
  289. if ( (read_spd(11)==2) && (read_spd(6)==40) && (read_spd(14)==8) ){
  290. sdram0_ecccfg=0xf<<SDRAM0_ECCCFG_SHIFT;
  291. ecc_on = 1;
  292. }
  293. else{
  294. sdram0_ecccfg=0;
  295. ecc_on = 0;
  296. }
  297. /*------------------------------------------------------------------
  298. calculate total size
  299. -------------------------------------------------------------------*/
  300. /* calculate total size and do sanity check */
  301. tmp = read_spd(31);
  302. total_size=1<<22; /* total_size = 4MB */
  303. /* now multiply 4M by the smallest device row density */
  304. /* note that we don't support asymetric rows */
  305. while (((tmp & 0x0001) == 0) && (tmp != 0)){
  306. total_size= total_size<<1;
  307. tmp = tmp>>1;
  308. }
  309. total_size *= read_spd(5); /* mult by module rows (dimm sides) */
  310. /*------------------------------------------------------------------
  311. map rows * cols * banks to a mode
  312. -------------------------------------------------------------------*/
  313. switch( row )
  314. {
  315. case 11:
  316. switch ( col )
  317. {
  318. case 8:
  319. mode=4; /* mode 5 */
  320. break;
  321. case 9:
  322. case 10:
  323. mode=0; /* mode 1 */
  324. break;
  325. default:
  326. SPD_ERR("SDRAM - unsupported mode\n");
  327. }
  328. break;
  329. case 12:
  330. switch ( col )
  331. {
  332. case 8:
  333. mode=3; /* mode 4 */
  334. break;
  335. case 9:
  336. case 10:
  337. mode=1; /* mode 2 */
  338. break;
  339. default:
  340. SPD_ERR("SDRAM - unsupported mode\n");
  341. }
  342. break;
  343. case 13:
  344. switch ( col )
  345. {
  346. case 8:
  347. mode=5; /* mode 6 */
  348. break;
  349. case 9:
  350. case 10:
  351. if (read_spd(17) ==2 )
  352. mode=6; /* mode 7 */
  353. else
  354. mode=2; /* mode 3 */
  355. break;
  356. case 11:
  357. mode=2; /* mode 3 */
  358. break;
  359. default:
  360. SPD_ERR("SDRAM - unsupported mode\n");
  361. }
  362. break;
  363. default:
  364. SPD_ERR("SDRAM - unsupported mode\n");
  365. }
  366. /*------------------------------------------------------------------
  367. using the calculated values, compute the bank
  368. config register values.
  369. -------------------------------------------------------------------*/
  370. sdram0_b1cr = 0;
  371. sdram0_b2cr = 0;
  372. sdram0_b3cr = 0;
  373. /* compute the size of each bank */
  374. bank_size = total_size / bank_cnt;
  375. /* convert bank size to bank size code for ppc4xx
  376. by takeing log2(bank_size) - 22 */
  377. tmp=bank_size; /* start with tmp = bank_size */
  378. bank_code=0; /* and bank_code = 0 */
  379. while (tmp>1){ /* this takes log2 of tmp */
  380. bank_code++; /* and stores result in bank_code */
  381. tmp=tmp>>1;
  382. } /* bank_code is now log2(bank_size) */
  383. bank_code-=22; /* subtract 22 to get the code */
  384. tmp = SDRAM0_BXCR_SZ(bank_code) | SDRAM0_BXCR_AM(mode) | 1;
  385. sdram0_b0cr = (bank_size) * 0 | tmp;
  386. #ifndef CONFIG_405EP /* not on PPC405EP */
  387. if(bank_cnt>1) sdram0_b2cr = (bank_size) * 1 | tmp;
  388. if(bank_cnt>2) sdram0_b1cr = (bank_size) * 2 | tmp;
  389. if(bank_cnt>3) sdram0_b3cr = (bank_size) * 3 | tmp;
  390. #else
  391. /* PPC405EP chip only supports two SDRAM banks */
  392. if(bank_cnt>1) sdram0_b1cr = (bank_size) * 1 | tmp;
  393. if(bank_cnt>2) total_size -= (bank_size) * (bank_cnt - 2);
  394. #endif
  395. /*
  396. * enable sdram controller DCE=1
  397. * enable burst read prefetch to 32 bytes BRPF=2
  398. * leave other functions off
  399. */
  400. /*------------------------------------------------------------------
  401. now that we've done our calculations, we are ready to
  402. program all the registers.
  403. -------------------------------------------------------------------*/
  404. #define mtsdram0(reg, data) mtdcr(memcfga,reg);mtdcr(memcfgd,data)
  405. /* disable memcontroller so updates work */
  406. sdram0_cfg = 0;
  407. mtsdram0( mem_mcopt1, sdram0_cfg );
  408. #ifndef CONFIG_405EP /* not on PPC405EP */
  409. mtsdram0( mem_besra , sdram0_besr0 );
  410. mtsdram0( mem_besrb , sdram0_besr1 );
  411. mtsdram0( mem_ecccf , sdram0_ecccfg );
  412. mtsdram0( mem_eccerr, sdram0_eccesr );
  413. #endif
  414. mtsdram0( mem_rtr , sdram0_rtr );
  415. mtsdram0( mem_pmit , sdram0_pmit );
  416. mtsdram0( mem_mb0cf , sdram0_b0cr );
  417. mtsdram0( mem_mb1cf , sdram0_b1cr );
  418. #ifndef CONFIG_405EP /* not on PPC405EP */
  419. mtsdram0( mem_mb2cf , sdram0_b2cr );
  420. mtsdram0( mem_mb3cf , sdram0_b3cr );
  421. #endif
  422. mtsdram0( mem_sdtr1 , sdram0_tr );
  423. /* SDRAM have a power on delay, 500 micro should do */
  424. udelay(500);
  425. sdram0_cfg = SDRAM0_CFG_DCE | SDRAM0_CFG_BRPF(1) | SDRAM0_CFG_ECCDD | SDRAM0_CFG_EMDULR;
  426. if(ecc_on) sdram0_cfg |= SDRAM0_CFG_MEMCHK;
  427. mtsdram0( mem_mcopt1, sdram0_cfg );
  428. /* kernel 2.4.2 from mvista has a bug with memory over 128MB */
  429. #ifdef MVISTA_MEM_BUG
  430. if (total_size > 128*1024*1024 )
  431. total_size=128*1024*1024;
  432. #endif
  433. return (total_size);
  434. }
  435. int spd_read(uint addr)
  436. {
  437. char data[2];
  438. if (i2c_read(SPD_EEPROM_ADDRESS, addr, 1, data, 1) == 0)
  439. return (int)data[0];
  440. else
  441. return 0;
  442. }
  443. #else /* CONFIG_440 */
  444. /*-----------------------------------------------------------------------------
  445. | Memory Controller Options 0
  446. +-----------------------------------------------------------------------------*/
  447. #define SDRAM_CFG0_DCEN 0x80000000 /* SDRAM Controller Enable */
  448. #define SDRAM_CFG0_MCHK_MASK 0x30000000 /* Memory data errchecking mask */
  449. #define SDRAM_CFG0_MCHK_NON 0x00000000 /* No ECC generation */
  450. #define SDRAM_CFG0_MCHK_GEN 0x20000000 /* ECC generation */
  451. #define SDRAM_CFG0_MCHK_CHK 0x30000000 /* ECC generation and checking */
  452. #define SDRAM_CFG0_RDEN 0x08000000 /* Registered DIMM enable */
  453. #define SDRAM_CFG0_PMUD 0x04000000 /* Page management unit */
  454. #define SDRAM_CFG0_DMWD_MASK 0x02000000 /* DRAM width mask */
  455. #define SDRAM_CFG0_DMWD_32 0x00000000 /* 32 bits */
  456. #define SDRAM_CFG0_DMWD_64 0x02000000 /* 64 bits */
  457. #define SDRAM_CFG0_UIOS_MASK 0x00C00000 /* Unused IO State */
  458. #define SDRAM_CFG0_PDP 0x00200000 /* Page deallocation policy */
  459. /*-----------------------------------------------------------------------------
  460. | Memory Controller Options 1
  461. +-----------------------------------------------------------------------------*/
  462. #define SDRAM_CFG1_SRE 0x80000000 /* Self-Refresh Entry */
  463. #define SDRAM_CFG1_PMEN 0x40000000 /* Power Management Enable */
  464. /*-----------------------------------------------------------------------------+
  465. | SDRAM DEVPOT Options
  466. +-----------------------------------------------------------------------------*/
  467. #define SDRAM_DEVOPT_DLL 0x80000000
  468. #define SDRAM_DEVOPT_DS 0x40000000
  469. /*-----------------------------------------------------------------------------+
  470. | SDRAM MCSTS Options
  471. +-----------------------------------------------------------------------------*/
  472. #define SDRAM_MCSTS_MRSC 0x80000000
  473. #define SDRAM_MCSTS_SRMS 0x40000000
  474. #define SDRAM_MCSTS_CIS 0x20000000
  475. /*-----------------------------------------------------------------------------
  476. | SDRAM Refresh Timer Register
  477. +-----------------------------------------------------------------------------*/
  478. #define SDRAM_RTR_RINT_MASK 0xFFFF0000
  479. #define SDRAM_RTR_RINT_ENCODE(n) (((n) << 16) & SDRAM_RTR_RINT_MASK)
  480. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  481. /*-----------------------------------------------------------------------------+
  482. | SDRAM UABus Base Address Reg
  483. +-----------------------------------------------------------------------------*/
  484. #define SDRAM_UABBA_UBBA_MASK 0x0000000F
  485. /*-----------------------------------------------------------------------------+
  486. | Memory Bank 0-7 configuration
  487. +-----------------------------------------------------------------------------*/
  488. #define SDRAM_BXCR_SDBA_MASK 0xff800000 /* Base address */
  489. #define SDRAM_BXCR_SDSZ_MASK 0x000e0000 /* Size */
  490. #define SDRAM_BXCR_SDSZ_8 0x00020000 /* 8M */
  491. #define SDRAM_BXCR_SDSZ_16 0x00040000 /* 16M */
  492. #define SDRAM_BXCR_SDSZ_32 0x00060000 /* 32M */
  493. #define SDRAM_BXCR_SDSZ_64 0x00080000 /* 64M */
  494. #define SDRAM_BXCR_SDSZ_128 0x000a0000 /* 128M */
  495. #define SDRAM_BXCR_SDSZ_256 0x000c0000 /* 256M */
  496. #define SDRAM_BXCR_SDSZ_512 0x000e0000 /* 512M */
  497. #define SDRAM_BXCR_SDAM_MASK 0x0000e000 /* Addressing mode */
  498. #define SDRAM_BXCR_SDAM_1 0x00000000 /* Mode 1 */
  499. #define SDRAM_BXCR_SDAM_2 0x00002000 /* Mode 2 */
  500. #define SDRAM_BXCR_SDAM_3 0x00004000 /* Mode 3 */
  501. #define SDRAM_BXCR_SDAM_4 0x00006000 /* Mode 4 */
  502. #define SDRAM_BXCR_SDBE 0x00000001 /* Memory Bank Enable */
  503. /*-----------------------------------------------------------------------------+
  504. | SDRAM TR0 Options
  505. +-----------------------------------------------------------------------------*/
  506. #define SDRAM_TR0_SDWR_MASK 0x80000000
  507. #define SDRAM_TR0_SDWR_2_CLK 0x00000000
  508. #define SDRAM_TR0_SDWR_3_CLK 0x80000000
  509. #define SDRAM_TR0_SDWD_MASK 0x40000000
  510. #define SDRAM_TR0_SDWD_0_CLK 0x00000000
  511. #define SDRAM_TR0_SDWD_1_CLK 0x40000000
  512. #define SDRAM_TR0_SDCL_MASK 0x01800000
  513. #define SDRAM_TR0_SDCL_2_0_CLK 0x00800000
  514. #define SDRAM_TR0_SDCL_2_5_CLK 0x01000000
  515. #define SDRAM_TR0_SDCL_3_0_CLK 0x01800000
  516. #define SDRAM_TR0_SDPA_MASK 0x000C0000
  517. #define SDRAM_TR0_SDPA_2_CLK 0x00040000
  518. #define SDRAM_TR0_SDPA_3_CLK 0x00080000
  519. #define SDRAM_TR0_SDPA_4_CLK 0x000C0000
  520. #define SDRAM_TR0_SDCP_MASK 0x00030000
  521. #define SDRAM_TR0_SDCP_2_CLK 0x00000000
  522. #define SDRAM_TR0_SDCP_3_CLK 0x00010000
  523. #define SDRAM_TR0_SDCP_4_CLK 0x00020000
  524. #define SDRAM_TR0_SDCP_5_CLK 0x00030000
  525. #define SDRAM_TR0_SDLD_MASK 0x0000C000
  526. #define SDRAM_TR0_SDLD_1_CLK 0x00000000
  527. #define SDRAM_TR0_SDLD_2_CLK 0x00004000
  528. #define SDRAM_TR0_SDRA_MASK 0x0000001C
  529. #define SDRAM_TR0_SDRA_6_CLK 0x00000000
  530. #define SDRAM_TR0_SDRA_7_CLK 0x00000004
  531. #define SDRAM_TR0_SDRA_8_CLK 0x00000008
  532. #define SDRAM_TR0_SDRA_9_CLK 0x0000000C
  533. #define SDRAM_TR0_SDRA_10_CLK 0x00000010
  534. #define SDRAM_TR0_SDRA_11_CLK 0x00000014
  535. #define SDRAM_TR0_SDRA_12_CLK 0x00000018
  536. #define SDRAM_TR0_SDRA_13_CLK 0x0000001C
  537. #define SDRAM_TR0_SDRD_MASK 0x00000003
  538. #define SDRAM_TR0_SDRD_2_CLK 0x00000001
  539. #define SDRAM_TR0_SDRD_3_CLK 0x00000002
  540. #define SDRAM_TR0_SDRD_4_CLK 0x00000003
  541. /*-----------------------------------------------------------------------------+
  542. | SDRAM TR1 Options
  543. +-----------------------------------------------------------------------------*/
  544. #define SDRAM_TR1_RDSS_MASK 0xC0000000
  545. #define SDRAM_TR1_RDSS_TR0 0x00000000
  546. #define SDRAM_TR1_RDSS_TR1 0x40000000
  547. #define SDRAM_TR1_RDSS_TR2 0x80000000
  548. #define SDRAM_TR1_RDSS_TR3 0xC0000000
  549. #define SDRAM_TR1_RDSL_MASK 0x00C00000
  550. #define SDRAM_TR1_RDSL_STAGE1 0x00000000
  551. #define SDRAM_TR1_RDSL_STAGE2 0x00400000
  552. #define SDRAM_TR1_RDSL_STAGE3 0x00800000
  553. #define SDRAM_TR1_RDCD_MASK 0x00000800
  554. #define SDRAM_TR1_RDCD_RCD_0_0 0x00000000
  555. #define SDRAM_TR1_RDCD_RCD_1_2 0x00000800
  556. #define SDRAM_TR1_RDCT_MASK 0x000001FF
  557. #define SDRAM_TR1_RDCT_ENCODE(x) (((x) << 0) & SDRAM_TR1_RDCT_MASK)
  558. #define SDRAM_TR1_RDCT_DECODE(x) (((x) & SDRAM_TR1_RDCT_MASK) >> 0)
  559. #define SDRAM_TR1_RDCT_MIN 0x00000000
  560. #define SDRAM_TR1_RDCT_MAX 0x000001FF
  561. /*-----------------------------------------------------------------------------+
  562. | SDRAM WDDCTR Options
  563. +-----------------------------------------------------------------------------*/
  564. #define SDRAM_WDDCTR_WRCP_MASK 0xC0000000
  565. #define SDRAM_WDDCTR_WRCP_0DEG 0x00000000
  566. #define SDRAM_WDDCTR_WRCP_90DEG 0x40000000
  567. #define SDRAM_WDDCTR_WRCP_180DEG 0x80000000
  568. #define SDRAM_WDDCTR_DCD_MASK 0x000001FF
  569. /*-----------------------------------------------------------------------------+
  570. | SDRAM CLKTR Options
  571. +-----------------------------------------------------------------------------*/
  572. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  573. #define SDRAM_CLKTR_CLKP_0DEG 0x00000000
  574. #define SDRAM_CLKTR_CLKP_90DEG 0x40000000
  575. #define SDRAM_CLKTR_CLKP_180DEG 0x80000000
  576. #define SDRAM_CLKTR_DCDT_MASK 0x000001FF
  577. /*-----------------------------------------------------------------------------+
  578. | SDRAM DLYCAL Options
  579. +-----------------------------------------------------------------------------*/
  580. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  581. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  582. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  583. /*-----------------------------------------------------------------------------+
  584. | General Definition
  585. +-----------------------------------------------------------------------------*/
  586. #define DEFAULT_SPD_ADDR1 0x53
  587. #define DEFAULT_SPD_ADDR2 0x52
  588. #define ONE_BILLION 1000000000
  589. #define MAXBANKS 4 /* at most 4 dimm banks */
  590. #define MAX_SPD_BYTES 256
  591. #define NUMHALFCYCLES 4
  592. #define NUMMEMTESTS 8
  593. #define NUMMEMWORDS 8
  594. #define MAXBXCR 4
  595. #define TRUE 1
  596. #define FALSE 0
  597. const unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  598. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  599. 0xFFFFFFFF, 0xFFFFFFFF},
  600. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  601. 0x00000000, 0x00000000},
  602. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  603. 0x55555555, 0x55555555},
  604. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  605. 0xAAAAAAAA, 0xAAAAAAAA},
  606. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  607. 0x5A5A5A5A, 0x5A5A5A5A},
  608. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  609. 0xA5A5A5A5, 0xA5A5A5A5},
  610. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  611. 0x55AA55AA, 0x55AA55AA},
  612. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  613. 0xAA55AA55, 0xAA55AA55}
  614. };
  615. unsigned char spd_read(uchar chip, uint addr);
  616. void get_spd_info(unsigned long* dimm_populated,
  617. unsigned char* iic0_dimm_addr,
  618. unsigned long num_dimm_banks);
  619. void check_mem_type
  620. (unsigned long* dimm_populated,
  621. unsigned char* iic0_dimm_addr,
  622. unsigned long num_dimm_banks);
  623. void check_volt_type
  624. (unsigned long* dimm_populated,
  625. unsigned char* iic0_dimm_addr,
  626. unsigned long num_dimm_banks);
  627. void program_cfg0(unsigned long* dimm_populated,
  628. unsigned char* iic0_dimm_addr,
  629. unsigned long num_dimm_banks);
  630. void program_cfg1(unsigned long* dimm_populated,
  631. unsigned char* iic0_dimm_addr,
  632. unsigned long num_dimm_banks);
  633. void program_rtr (unsigned long* dimm_populated,
  634. unsigned char* iic0_dimm_addr,
  635. unsigned long num_dimm_banks);
  636. void program_tr0 (unsigned long* dimm_populated,
  637. unsigned char* iic0_dimm_addr,
  638. unsigned long num_dimm_banks);
  639. void program_tr1 (void);
  640. void program_ecc (unsigned long num_bytes);
  641. unsigned
  642. long program_bxcr(unsigned long* dimm_populated,
  643. unsigned char* iic0_dimm_addr,
  644. unsigned long num_dimm_banks);
  645. /*
  646. * This function is reading data from the DIMM module EEPROM over the SPD bus
  647. * and uses that to program the sdram controller.
  648. *
  649. * This works on boards that has the same schematics that the IBM walnut has.
  650. *
  651. * BUG: Don't handle ECC memory
  652. * BUG: A few values in the TR register is currently hardcoded
  653. */
  654. long int spd_sdram(void) {
  655. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  656. unsigned long dimm_populated[sizeof(iic0_dimm_addr)];
  657. unsigned long total_size;
  658. unsigned long cfg0;
  659. unsigned long mcsts;
  660. unsigned long num_dimm_banks; /* on board dimm banks */
  661. num_dimm_banks = sizeof(iic0_dimm_addr);
  662. /*
  663. * Make sure I2C controller is initialized
  664. * before continuing.
  665. */
  666. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  667. /*
  668. * Read the SPD information using I2C interface. Check to see if the
  669. * DIMM slots are populated.
  670. */
  671. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  672. /*
  673. * Check the memory type for the dimms plugged.
  674. */
  675. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  676. /*
  677. * Check the voltage type for the dimms plugged.
  678. */
  679. check_volt_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  680. #if defined(CONFIG_440_GX)
  681. /*
  682. * Soft-reset SDRAM controller.
  683. */
  684. mtsdr(sdr_srst, SDR0_SRST_DMC);
  685. mtsdr(sdr_srst, 0x00000000);
  686. #endif
  687. /*
  688. * program 440GP SDRAM controller options (SDRAM0_CFG0)
  689. */
  690. program_cfg0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  691. /*
  692. * program 440GP SDRAM controller options (SDRAM0_CFG1)
  693. */
  694. program_cfg1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  695. /*
  696. * program SDRAM refresh register (SDRAM0_RTR)
  697. */
  698. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  699. /*
  700. * program SDRAM Timing Register 0 (SDRAM0_TR0)
  701. */
  702. program_tr0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  703. /*
  704. * program the BxCR registers to find out total sdram installed
  705. */
  706. total_size = program_bxcr(dimm_populated, iic0_dimm_addr,
  707. num_dimm_banks);
  708. /*
  709. * program SDRAM Clock Timing Register (SDRAM0_CLKTR)
  710. */
  711. mtsdram(mem_clktr, 0x40000000);
  712. /*
  713. * delay to ensure 200 usec has elapsed
  714. */
  715. udelay(400);
  716. /*
  717. * enable the memory controller
  718. */
  719. mfsdram(mem_cfg0, cfg0);
  720. mtsdram(mem_cfg0, cfg0 | SDRAM_CFG0_DCEN);
  721. /*
  722. * wait for SDRAM_CFG0_DC_EN to complete
  723. */
  724. while(1) {
  725. mfsdram(mem_mcsts, mcsts);
  726. if ((mcsts & SDRAM_MCSTS_MRSC) != 0) {
  727. break;
  728. }
  729. }
  730. /*
  731. * program SDRAM Timing Register 1, adding some delays
  732. */
  733. program_tr1();
  734. /*
  735. * if ECC is enabled, initialize parity bits
  736. */
  737. return total_size;
  738. }
  739. unsigned char spd_read(uchar chip, uint addr) {
  740. unsigned char data[2];
  741. if (i2c_read(chip, addr, 1, data, 1) == 0)
  742. return data[0];
  743. else
  744. return 0;
  745. }
  746. void get_spd_info(unsigned long* dimm_populated,
  747. unsigned char* iic0_dimm_addr,
  748. unsigned long num_dimm_banks)
  749. {
  750. unsigned long dimm_num;
  751. unsigned long dimm_found;
  752. unsigned char num_of_bytes;
  753. unsigned char total_size;
  754. dimm_found = FALSE;
  755. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  756. num_of_bytes = 0;
  757. total_size = 0;
  758. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  759. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  760. if ((num_of_bytes != 0) && (total_size != 0)) {
  761. dimm_populated[dimm_num] = TRUE;
  762. dimm_found = TRUE;
  763. #if 0
  764. printf("DIMM slot %lu: populated\n", dimm_num);
  765. #endif
  766. }
  767. else {
  768. dimm_populated[dimm_num] = FALSE;
  769. #if 0
  770. printf("DIMM slot %lu: Not populated\n", dimm_num);
  771. #endif
  772. }
  773. }
  774. if (dimm_found == FALSE) {
  775. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  776. hang();
  777. }
  778. }
  779. void check_mem_type(unsigned long* dimm_populated,
  780. unsigned char* iic0_dimm_addr,
  781. unsigned long num_dimm_banks)
  782. {
  783. unsigned long dimm_num;
  784. unsigned char dimm_type;
  785. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  786. if (dimm_populated[dimm_num] == TRUE) {
  787. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  788. switch (dimm_type) {
  789. case 7:
  790. #if 0
  791. printf("DIMM slot %lu: DDR SDRAM detected\n", dimm_num);
  792. #endif
  793. break;
  794. default:
  795. printf("ERROR: Unsupported DIMM detected in slot %lu.\n",
  796. dimm_num);
  797. printf("Only DDR SDRAM DIMMs are supported.\n");
  798. printf("Replace the DIMM module with a supported DIMM.\n\n");
  799. hang();
  800. break;
  801. }
  802. }
  803. }
  804. }
  805. void check_volt_type(unsigned long* dimm_populated,
  806. unsigned char* iic0_dimm_addr,
  807. unsigned long num_dimm_banks)
  808. {
  809. unsigned long dimm_num;
  810. unsigned long voltage_type;
  811. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  812. if (dimm_populated[dimm_num] == TRUE) {
  813. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  814. if (voltage_type != 0x04) {
  815. printf("ERROR: DIMM %lu with unsupported voltage level.\n",
  816. dimm_num);
  817. hang();
  818. }
  819. else {
  820. #if 0
  821. printf("DIMM %lu voltage level supported.\n", dimm_num);
  822. #endif
  823. }
  824. break;
  825. }
  826. }
  827. }
  828. void program_cfg0(unsigned long* dimm_populated,
  829. unsigned char* iic0_dimm_addr,
  830. unsigned long num_dimm_banks)
  831. {
  832. unsigned long dimm_num;
  833. unsigned long cfg0;
  834. unsigned long ecc_enabled;
  835. unsigned char ecc;
  836. unsigned char attributes;
  837. unsigned long data_width;
  838. unsigned long dimm_32bit;
  839. unsigned long dimm_64bit;
  840. /*
  841. * get Memory Controller Options 0 data
  842. */
  843. mfsdram(mem_cfg0, cfg0);
  844. /*
  845. * clear bits
  846. */
  847. cfg0 &= ~(SDRAM_CFG0_DCEN | SDRAM_CFG0_MCHK_MASK |
  848. SDRAM_CFG0_RDEN | SDRAM_CFG0_PMUD |
  849. SDRAM_CFG0_DMWD_MASK |
  850. SDRAM_CFG0_UIOS_MASK | SDRAM_CFG0_PDP);
  851. /*
  852. * FIXME: assume the DDR SDRAMs in both banks are the same
  853. */
  854. ecc_enabled = TRUE;
  855. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  856. if (dimm_populated[dimm_num] == TRUE) {
  857. ecc = spd_read(iic0_dimm_addr[dimm_num], 11);
  858. if (ecc != 0x02) {
  859. ecc_enabled = FALSE;
  860. }
  861. /*
  862. * program Registered DIMM Enable
  863. */
  864. attributes = spd_read(iic0_dimm_addr[dimm_num], 21);
  865. if ((attributes & 0x02) != 0x00) {
  866. cfg0 |= SDRAM_CFG0_RDEN;
  867. }
  868. /*
  869. * program DDR SDRAM Data Width
  870. */
  871. data_width =
  872. (unsigned long)spd_read(iic0_dimm_addr[dimm_num],6) +
  873. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num],7)) << 8);
  874. if (data_width == 64 || data_width == 72) {
  875. dimm_64bit = TRUE;
  876. cfg0 |= SDRAM_CFG0_DMWD_64;
  877. }
  878. else if (data_width == 32 || data_width == 40) {
  879. dimm_32bit = TRUE;
  880. cfg0 |= SDRAM_CFG0_DMWD_32;
  881. }
  882. else {
  883. printf("WARNING: DIMM with datawidth of %lu bits.\n",
  884. data_width);
  885. printf("Only DIMMs with 32 or 64 bit datawidths supported.\n");
  886. hang();
  887. }
  888. break;
  889. }
  890. }
  891. /*
  892. * program Memory Data Error Checking
  893. */
  894. if (ecc_enabled == TRUE) {
  895. cfg0 |= SDRAM_CFG0_MCHK_GEN;
  896. }
  897. else {
  898. cfg0 |= SDRAM_CFG0_MCHK_NON;
  899. }
  900. /*
  901. * program Page Management Unit
  902. */
  903. cfg0 |= SDRAM_CFG0_PMUD;
  904. /*
  905. * program Memory Controller Options 0
  906. * Note: DCEN must be enabled after all DDR SDRAM controller
  907. * configuration registers get initialized.
  908. */
  909. mtsdram(mem_cfg0, cfg0);
  910. }
  911. void program_cfg1(unsigned long* dimm_populated,
  912. unsigned char* iic0_dimm_addr,
  913. unsigned long num_dimm_banks)
  914. {
  915. unsigned long cfg1;
  916. mfsdram(mem_cfg1, cfg1);
  917. /*
  918. * Self-refresh exit, disable PM
  919. */
  920. cfg1 &= ~(SDRAM_CFG1_SRE | SDRAM_CFG1_PMEN);
  921. /*
  922. * program Memory Controller Options 1
  923. */
  924. mtsdram(mem_cfg1, cfg1);
  925. }
  926. void program_rtr (unsigned long* dimm_populated,
  927. unsigned char* iic0_dimm_addr,
  928. unsigned long num_dimm_banks)
  929. {
  930. unsigned long dimm_num;
  931. unsigned long bus_period_x_10;
  932. unsigned long refresh_rate = 0;
  933. unsigned char refresh_rate_type;
  934. unsigned long refresh_interval;
  935. unsigned long sdram_rtr;
  936. PPC440_SYS_INFO sys_info;
  937. /*
  938. * get the board info
  939. */
  940. get_sys_info(&sys_info);
  941. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  942. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  943. if (dimm_populated[dimm_num] == TRUE) {
  944. refresh_rate_type = 0x7F & spd_read(iic0_dimm_addr[dimm_num], 12);
  945. switch (refresh_rate_type) {
  946. case 0x00:
  947. refresh_rate = 15625;
  948. break;
  949. case 0x01:
  950. refresh_rate = 15625/4;
  951. break;
  952. case 0x02:
  953. refresh_rate = 15625/2;
  954. break;
  955. case 0x03:
  956. refresh_rate = 15626*2;
  957. break;
  958. case 0x04:
  959. refresh_rate = 15625*4;
  960. break;
  961. case 0x05:
  962. refresh_rate = 15625*8;
  963. break;
  964. default:
  965. printf("ERROR: DIMM %lu, unsupported refresh rate/type.\n",
  966. dimm_num);
  967. printf("Replace the DIMM module with a supported DIMM.\n");
  968. break;
  969. }
  970. break;
  971. }
  972. }
  973. refresh_interval = refresh_rate * 10 / bus_period_x_10;
  974. sdram_rtr = (refresh_interval & 0x3ff8) << 16;
  975. /*
  976. * program Refresh Timer Register (SDRAM0_RTR)
  977. */
  978. mtsdram(mem_rtr, sdram_rtr);
  979. }
  980. void program_tr0 (unsigned long* dimm_populated,
  981. unsigned char* iic0_dimm_addr,
  982. unsigned long num_dimm_banks)
  983. {
  984. unsigned long dimm_num;
  985. unsigned long tr0;
  986. unsigned char wcsbc;
  987. unsigned char t_rp_ns;
  988. unsigned char t_rcd_ns;
  989. unsigned char t_ras_ns;
  990. unsigned long t_rp_clk;
  991. unsigned long t_ras_rcd_clk;
  992. unsigned long t_rcd_clk;
  993. unsigned long t_rfc_clk;
  994. unsigned long plb_check;
  995. unsigned char cas_bit;
  996. unsigned long cas_index;
  997. unsigned char cas_2_0_available;
  998. unsigned char cas_2_5_available;
  999. unsigned char cas_3_0_available;
  1000. unsigned long cycle_time_ns_x_10[3];
  1001. unsigned long tcyc_3_0_ns_x_10;
  1002. unsigned long tcyc_2_5_ns_x_10;
  1003. unsigned long tcyc_2_0_ns_x_10;
  1004. unsigned long tcyc_reg;
  1005. unsigned long bus_period_x_10;
  1006. PPC440_SYS_INFO sys_info;
  1007. unsigned long residue;
  1008. /*
  1009. * get the board info
  1010. */
  1011. get_sys_info(&sys_info);
  1012. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  1013. /*
  1014. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  1015. */
  1016. mfsdram(mem_tr0, tr0);
  1017. tr0 &= ~(SDRAM_TR0_SDWR_MASK | SDRAM_TR0_SDWD_MASK |
  1018. SDRAM_TR0_SDCL_MASK | SDRAM_TR0_SDPA_MASK |
  1019. SDRAM_TR0_SDCP_MASK | SDRAM_TR0_SDLD_MASK |
  1020. SDRAM_TR0_SDRA_MASK | SDRAM_TR0_SDRD_MASK);
  1021. /*
  1022. * initialization
  1023. */
  1024. wcsbc = 0;
  1025. t_rp_ns = 0;
  1026. t_rcd_ns = 0;
  1027. t_ras_ns = 0;
  1028. cas_2_0_available = TRUE;
  1029. cas_2_5_available = TRUE;
  1030. cas_3_0_available = TRUE;
  1031. tcyc_2_0_ns_x_10 = 0;
  1032. tcyc_2_5_ns_x_10 = 0;
  1033. tcyc_3_0_ns_x_10 = 0;
  1034. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1035. if (dimm_populated[dimm_num] == TRUE) {
  1036. wcsbc = spd_read(iic0_dimm_addr[dimm_num], 15);
  1037. t_rp_ns = spd_read(iic0_dimm_addr[dimm_num], 27) >> 2;
  1038. t_rcd_ns = spd_read(iic0_dimm_addr[dimm_num], 29) >> 2;
  1039. t_ras_ns = spd_read(iic0_dimm_addr[dimm_num], 30);
  1040. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  1041. for (cas_index = 0; cas_index < 3; cas_index++) {
  1042. switch (cas_index) {
  1043. case 0:
  1044. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  1045. break;
  1046. case 1:
  1047. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  1048. break;
  1049. default:
  1050. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  1051. break;
  1052. }
  1053. if ((tcyc_reg & 0x0F) >= 10) {
  1054. printf("ERROR: Tcyc incorrect for DIMM in slot %lu\n",
  1055. dimm_num);
  1056. hang();
  1057. }
  1058. cycle_time_ns_x_10[cas_index] =
  1059. (((tcyc_reg & 0xF0) >> 4) * 10) + (tcyc_reg & 0x0F);
  1060. }
  1061. cas_index = 0;
  1062. if ((cas_bit & 0x80) != 0) {
  1063. cas_index += 3;
  1064. }
  1065. else if ((cas_bit & 0x40) != 0) {
  1066. cas_index += 2;
  1067. }
  1068. else if ((cas_bit & 0x20) != 0) {
  1069. cas_index += 1;
  1070. }
  1071. if (((cas_bit & 0x10) != 0) && (cas_index < 3)) {
  1072. tcyc_3_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1073. cas_index++;
  1074. }
  1075. else {
  1076. if (cas_index != 0) {
  1077. cas_index++;
  1078. }
  1079. cas_3_0_available = FALSE;
  1080. }
  1081. if (((cas_bit & 0x08) != 0) || (cas_index < 3)) {
  1082. tcyc_2_5_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1083. cas_index++;
  1084. }
  1085. else {
  1086. if (cas_index != 0) {
  1087. cas_index++;
  1088. }
  1089. cas_2_5_available = FALSE;
  1090. }
  1091. if (((cas_bit & 0x04) != 0) || (cas_index < 3)) {
  1092. tcyc_2_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1093. cas_index++;
  1094. }
  1095. else {
  1096. if (cas_index != 0) {
  1097. cas_index++;
  1098. }
  1099. cas_2_0_available = FALSE;
  1100. }
  1101. break;
  1102. }
  1103. }
  1104. /*
  1105. * Program SD_WR and SD_WCSBC fields
  1106. */
  1107. tr0 |= SDRAM_TR0_SDWR_2_CLK; /* Write Recovery: 2 CLK */
  1108. switch (wcsbc) {
  1109. case 0:
  1110. tr0 |= SDRAM_TR0_SDWD_0_CLK;
  1111. break;
  1112. default:
  1113. tr0 |= SDRAM_TR0_SDWD_1_CLK;
  1114. break;
  1115. }
  1116. /*
  1117. * Program SD_CASL field
  1118. */
  1119. if ((cas_2_0_available == TRUE) &&
  1120. (bus_period_x_10 >= tcyc_2_0_ns_x_10)) {
  1121. tr0 |= SDRAM_TR0_SDCL_2_0_CLK;
  1122. }
  1123. else if((cas_2_5_available == TRUE) &&
  1124. (bus_period_x_10 >= tcyc_2_5_ns_x_10)) {
  1125. tr0 |= SDRAM_TR0_SDCL_2_5_CLK;
  1126. }
  1127. else if((cas_3_0_available == TRUE) &&
  1128. (bus_period_x_10 >= tcyc_3_0_ns_x_10)) {
  1129. tr0 |= SDRAM_TR0_SDCL_3_0_CLK;
  1130. }
  1131. else {
  1132. printf("ERROR: No supported CAS latency with the installed DIMMs.\n");
  1133. printf("Only CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  1134. printf("Make sure the PLB speed is within the supported range.\n");
  1135. hang();
  1136. }
  1137. /*
  1138. * Calculate Trp in clock cycles and round up if necessary
  1139. * Program SD_PTA field
  1140. */
  1141. t_rp_clk = sys_info.freqPLB * t_rp_ns / ONE_BILLION;
  1142. plb_check = ONE_BILLION * t_rp_clk / t_rp_ns;
  1143. if (sys_info.freqPLB != plb_check) {
  1144. t_rp_clk++;
  1145. }
  1146. switch ((unsigned long)t_rp_clk) {
  1147. case 0:
  1148. case 1:
  1149. case 2:
  1150. tr0 |= SDRAM_TR0_SDPA_2_CLK;
  1151. break;
  1152. case 3:
  1153. tr0 |= SDRAM_TR0_SDPA_3_CLK;
  1154. break;
  1155. default:
  1156. tr0 |= SDRAM_TR0_SDPA_4_CLK;
  1157. break;
  1158. }
  1159. /*
  1160. * Program SD_CTP field
  1161. */
  1162. t_ras_rcd_clk = sys_info.freqPLB * (t_ras_ns - t_rcd_ns) / ONE_BILLION;
  1163. plb_check = ONE_BILLION * t_ras_rcd_clk / (t_ras_ns - t_rcd_ns);
  1164. if (sys_info.freqPLB != plb_check) {
  1165. t_ras_rcd_clk++;
  1166. }
  1167. switch (t_ras_rcd_clk) {
  1168. case 0:
  1169. case 1:
  1170. case 2:
  1171. tr0 |= SDRAM_TR0_SDCP_2_CLK;
  1172. break;
  1173. case 3:
  1174. tr0 |= SDRAM_TR0_SDCP_3_CLK;
  1175. break;
  1176. case 4:
  1177. tr0 |= SDRAM_TR0_SDCP_4_CLK;
  1178. break;
  1179. default:
  1180. tr0 |= SDRAM_TR0_SDCP_5_CLK;
  1181. break;
  1182. }
  1183. /*
  1184. * Program SD_LDF field
  1185. */
  1186. tr0 |= SDRAM_TR0_SDLD_2_CLK;
  1187. /*
  1188. * Program SD_RFTA field
  1189. * FIXME tRFC hardcoded as 75 nanoseconds
  1190. */
  1191. t_rfc_clk = sys_info.freqPLB / (ONE_BILLION / 75);
  1192. residue = sys_info.freqPLB % (ONE_BILLION / 75);
  1193. if (residue >= (ONE_BILLION / 150)) {
  1194. t_rfc_clk++;
  1195. }
  1196. switch (t_rfc_clk) {
  1197. case 0:
  1198. case 1:
  1199. case 2:
  1200. case 3:
  1201. case 4:
  1202. case 5:
  1203. case 6:
  1204. tr0 |= SDRAM_TR0_SDRA_6_CLK;
  1205. break;
  1206. case 7:
  1207. tr0 |= SDRAM_TR0_SDRA_7_CLK;
  1208. break;
  1209. case 8:
  1210. tr0 |= SDRAM_TR0_SDRA_8_CLK;
  1211. break;
  1212. case 9:
  1213. tr0 |= SDRAM_TR0_SDRA_9_CLK;
  1214. break;
  1215. case 10:
  1216. tr0 |= SDRAM_TR0_SDRA_10_CLK;
  1217. break;
  1218. case 11:
  1219. tr0 |= SDRAM_TR0_SDRA_11_CLK;
  1220. break;
  1221. case 12:
  1222. tr0 |= SDRAM_TR0_SDRA_12_CLK;
  1223. break;
  1224. default:
  1225. tr0 |= SDRAM_TR0_SDRA_13_CLK;
  1226. break;
  1227. }
  1228. /*
  1229. * Program SD_RCD field
  1230. */
  1231. t_rcd_clk = sys_info.freqPLB * t_rcd_ns / ONE_BILLION;
  1232. plb_check = ONE_BILLION * t_rcd_clk / t_rcd_ns;
  1233. if (sys_info.freqPLB != plb_check) {
  1234. t_rcd_clk++;
  1235. }
  1236. switch (t_rcd_clk) {
  1237. case 0:
  1238. case 1:
  1239. case 2:
  1240. tr0 |= SDRAM_TR0_SDRD_2_CLK;
  1241. break;
  1242. case 3:
  1243. tr0 |= SDRAM_TR0_SDRD_3_CLK;
  1244. break;
  1245. default:
  1246. tr0 |= SDRAM_TR0_SDRD_4_CLK;
  1247. break;
  1248. }
  1249. #if 0
  1250. printf("tr0: %x\n", tr0);
  1251. #endif
  1252. mtsdram(mem_tr0, tr0);
  1253. }
  1254. void program_tr1 (void)
  1255. {
  1256. unsigned long tr0;
  1257. unsigned long tr1;
  1258. unsigned long cfg0;
  1259. unsigned long ecc_temp;
  1260. unsigned long dlycal;
  1261. unsigned long dly_val;
  1262. unsigned long i, j, k;
  1263. unsigned long bxcr_num;
  1264. unsigned long max_pass_length;
  1265. unsigned long current_pass_length;
  1266. unsigned long current_fail_length;
  1267. unsigned long current_start;
  1268. unsigned long rdclt;
  1269. unsigned long rdclt_offset;
  1270. long max_start;
  1271. long max_end;
  1272. long rdclt_average;
  1273. unsigned char window_found;
  1274. unsigned char fail_found;
  1275. unsigned char pass_found;
  1276. unsigned long * membase;
  1277. PPC440_SYS_INFO sys_info;
  1278. /*
  1279. * get the board info
  1280. */
  1281. get_sys_info(&sys_info);
  1282. /*
  1283. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  1284. */
  1285. mfsdram(mem_tr1, tr1);
  1286. tr1 &= ~(SDRAM_TR1_RDSS_MASK | SDRAM_TR1_RDSL_MASK |
  1287. SDRAM_TR1_RDCD_MASK | SDRAM_TR1_RDCT_MASK);
  1288. mfsdram(mem_tr0, tr0);
  1289. if (((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) &&
  1290. (sys_info.freqPLB > 100000000)) {
  1291. tr1 |= SDRAM_TR1_RDSS_TR2;
  1292. tr1 |= SDRAM_TR1_RDSL_STAGE3;
  1293. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1294. }
  1295. else {
  1296. tr1 |= SDRAM_TR1_RDSS_TR1;
  1297. tr1 |= SDRAM_TR1_RDSL_STAGE2;
  1298. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1299. }
  1300. /*
  1301. * save CFG0 ECC setting to a temporary variable and turn ECC off
  1302. */
  1303. mfsdram(mem_cfg0, cfg0);
  1304. ecc_temp = cfg0 & SDRAM_CFG0_MCHK_MASK;
  1305. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_NON);
  1306. /*
  1307. * get the delay line calibration register value
  1308. */
  1309. mfsdram(mem_dlycal, dlycal);
  1310. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  1311. max_pass_length = 0;
  1312. max_start = 0;
  1313. max_end = 0;
  1314. current_pass_length = 0;
  1315. current_fail_length = 0;
  1316. current_start = 0;
  1317. rdclt_offset = 0;
  1318. window_found = FALSE;
  1319. fail_found = FALSE;
  1320. pass_found = FALSE;
  1321. #ifdef DEBUG
  1322. printf("Starting memory test ");
  1323. #endif
  1324. for (k = 0; k < NUMHALFCYCLES; k++) {
  1325. for (rdclt = 0; rdclt < dly_val; rdclt++) {
  1326. /*
  1327. * Set the timing reg for the test.
  1328. */
  1329. mtsdram(mem_tr1, (tr1 | SDRAM_TR1_RDCT_ENCODE(rdclt)));
  1330. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  1331. mtdcr(memcfga, mem_b0cr + (bxcr_num<<2));
  1332. if ((mfdcr(memcfgd) & SDRAM_BXCR_SDBE) == SDRAM_BXCR_SDBE) {
  1333. /* Bank is enabled */
  1334. membase = (unsigned long*)
  1335. (mfdcr(memcfgd) & SDRAM_BXCR_SDBA_MASK);
  1336. /*
  1337. * Run the short memory test
  1338. */
  1339. for (i = 0; i < NUMMEMTESTS; i++) {
  1340. for (j = 0; j < NUMMEMWORDS; j++) {
  1341. membase[j] = test[i][j];
  1342. ppcDcbf((unsigned long)&(membase[j]));
  1343. }
  1344. for (j = 0; j < NUMMEMWORDS; j++) {
  1345. if (membase[j] != test[i][j]) {
  1346. ppcDcbf((unsigned long)&(membase[j]));
  1347. break;
  1348. }
  1349. ppcDcbf((unsigned long)&(membase[j]));
  1350. }
  1351. if (j < NUMMEMWORDS) {
  1352. break;
  1353. }
  1354. }
  1355. /*
  1356. * see if the rdclt value passed
  1357. */
  1358. if (i < NUMMEMTESTS) {
  1359. break;
  1360. }
  1361. }
  1362. }
  1363. if (bxcr_num == MAXBXCR) {
  1364. if (fail_found == TRUE) {
  1365. pass_found = TRUE;
  1366. if (current_pass_length == 0) {
  1367. current_start = rdclt_offset + rdclt;
  1368. }
  1369. current_fail_length = 0;
  1370. current_pass_length++;
  1371. if (current_pass_length > max_pass_length) {
  1372. max_pass_length = current_pass_length;
  1373. max_start = current_start;
  1374. max_end = rdclt_offset + rdclt;
  1375. }
  1376. }
  1377. }
  1378. else {
  1379. current_pass_length = 0;
  1380. current_fail_length++;
  1381. if (current_fail_length >= (dly_val>>2)) {
  1382. if (fail_found == FALSE) {
  1383. fail_found = TRUE;
  1384. }
  1385. else if (pass_found == TRUE) {
  1386. window_found = TRUE;
  1387. break;
  1388. }
  1389. }
  1390. }
  1391. }
  1392. #ifdef DEBUG
  1393. printf(".");
  1394. #endif
  1395. if (window_found == TRUE) {
  1396. break;
  1397. }
  1398. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1399. rdclt_offset += dly_val;
  1400. }
  1401. #ifdef DEBUG
  1402. printf("\n");
  1403. #endif
  1404. /*
  1405. * make sure we find the window
  1406. */
  1407. if (window_found == FALSE) {
  1408. printf("ERROR: Cannot determine a common read delay.\n");
  1409. hang();
  1410. }
  1411. /*
  1412. * restore the orignal ECC setting
  1413. */
  1414. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | ecc_temp);
  1415. /*
  1416. * set the SDRAM TR1 RDCD value
  1417. */
  1418. tr1 &= ~SDRAM_TR1_RDCD_MASK;
  1419. if ((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) {
  1420. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1421. }
  1422. else {
  1423. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1424. }
  1425. /*
  1426. * set the SDRAM TR1 RDCLT value
  1427. */
  1428. tr1 &= ~SDRAM_TR1_RDCT_MASK;
  1429. while (max_end >= (dly_val<<1)) {
  1430. max_end -= (dly_val<<1);
  1431. max_start -= (dly_val<<1);
  1432. }
  1433. rdclt_average = ((max_start + max_end) >> 1);
  1434. if (rdclt_average >= 0x60)
  1435. while(1);
  1436. if (rdclt_average < 0) {
  1437. rdclt_average = 0;
  1438. }
  1439. if (rdclt_average >= dly_val) {
  1440. rdclt_average -= dly_val;
  1441. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1442. }
  1443. tr1 |= SDRAM_TR1_RDCT_ENCODE(rdclt_average);
  1444. #if 0
  1445. printf("tr1: %x\n", tr1);
  1446. #endif
  1447. /*
  1448. * program SDRAM Timing Register 1 TR1
  1449. */
  1450. mtsdram(mem_tr1, tr1);
  1451. }
  1452. unsigned long program_bxcr(unsigned long* dimm_populated,
  1453. unsigned char* iic0_dimm_addr,
  1454. unsigned long num_dimm_banks)
  1455. {
  1456. unsigned long dimm_num;
  1457. unsigned long bxcr_num;
  1458. unsigned long bank_base_addr;
  1459. unsigned long bank_size_bytes;
  1460. unsigned long cr;
  1461. unsigned long i;
  1462. unsigned long temp;
  1463. unsigned char num_row_addr;
  1464. unsigned char num_col_addr;
  1465. unsigned char num_banks;
  1466. unsigned char bank_size_id;
  1467. /*
  1468. * Set the BxCR regs. First, wipe out the bank config registers.
  1469. */
  1470. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  1471. mtdcr(memcfga, mem_b0cr + (bxcr_num << 2));
  1472. mtdcr(memcfgd, 0x00000000);
  1473. }
  1474. /*
  1475. * reset the bank_base address
  1476. */
  1477. bank_base_addr = CFG_SDRAM_BASE;
  1478. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1479. if (dimm_populated[dimm_num] == TRUE) {
  1480. num_row_addr = spd_read(iic0_dimm_addr[dimm_num], 3);
  1481. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1482. num_banks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1483. bank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  1484. /*
  1485. * Set the SDRAM0_BxCR regs
  1486. */
  1487. cr = 0;
  1488. bank_size_bytes = 4 * 1024 * 1024 * bank_size_id;
  1489. switch (bank_size_id) {
  1490. case 0x02:
  1491. cr |= SDRAM_BXCR_SDSZ_8;
  1492. break;
  1493. case 0x04:
  1494. cr |= SDRAM_BXCR_SDSZ_16;
  1495. break;
  1496. case 0x08:
  1497. cr |= SDRAM_BXCR_SDSZ_32;
  1498. break;
  1499. case 0x10:
  1500. cr |= SDRAM_BXCR_SDSZ_64;
  1501. break;
  1502. case 0x20:
  1503. cr |= SDRAM_BXCR_SDSZ_128;
  1504. break;
  1505. case 0x40:
  1506. cr |= SDRAM_BXCR_SDSZ_256;
  1507. break;
  1508. case 0x80:
  1509. cr |= SDRAM_BXCR_SDSZ_512;
  1510. break;
  1511. default:
  1512. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1513. dimm_num);
  1514. printf("ERROR: Unsupported value for the banksize: %d.\n",
  1515. bank_size_id);
  1516. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1517. hang();
  1518. }
  1519. switch (num_col_addr) {
  1520. case 0x08:
  1521. cr |= SDRAM_BXCR_SDAM_1;
  1522. break;
  1523. case 0x09:
  1524. cr |= SDRAM_BXCR_SDAM_2;
  1525. break;
  1526. case 0x0A:
  1527. cr |= SDRAM_BXCR_SDAM_3;
  1528. break;
  1529. case 0x0B:
  1530. cr |= SDRAM_BXCR_SDAM_4;
  1531. break;
  1532. default:
  1533. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1534. dimm_num);
  1535. printf("ERROR: Unsupported value for number of "
  1536. "column addresses: %d.\n", num_col_addr);
  1537. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1538. hang();
  1539. }
  1540. /*
  1541. * enable the bank
  1542. */
  1543. cr |= SDRAM_BXCR_SDBE;
  1544. /*------------------------------------------------------------------
  1545. | This next section is hardware dependent and must be programmed
  1546. | to match the hardware.
  1547. +-----------------------------------------------------------------*/
  1548. if (dimm_num == 0) {
  1549. for (i = 0; i < num_banks; i++) {
  1550. mtdcr(memcfga, mem_b0cr + (i << 2));
  1551. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK |
  1552. SDRAM_BXCR_SDSZ_MASK |
  1553. SDRAM_BXCR_SDAM_MASK |
  1554. SDRAM_BXCR_SDBE);
  1555. cr |= temp;
  1556. cr |= bank_base_addr & SDRAM_BXCR_SDBA_MASK;
  1557. mtdcr(memcfgd, cr);
  1558. bank_base_addr += bank_size_bytes;
  1559. }
  1560. }
  1561. else {
  1562. for (i = 0; i < num_banks; i++) {
  1563. mtdcr(memcfga, mem_b2cr + (i << 2));
  1564. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK |
  1565. SDRAM_BXCR_SDSZ_MASK |
  1566. SDRAM_BXCR_SDAM_MASK |
  1567. SDRAM_BXCR_SDBE);
  1568. cr |= temp;
  1569. cr |= bank_base_addr & SDRAM_BXCR_SDBA_MASK;
  1570. mtdcr(memcfgd, cr);
  1571. bank_base_addr += bank_size_bytes;
  1572. }
  1573. }
  1574. }
  1575. }
  1576. return(bank_base_addr);
  1577. }
  1578. void program_ecc (unsigned long num_bytes)
  1579. {
  1580. unsigned long bank_base_addr;
  1581. unsigned long current_address;
  1582. unsigned long end_address;
  1583. unsigned long address_increment;
  1584. unsigned long cfg0;
  1585. /*
  1586. * get Memory Controller Options 0 data
  1587. */
  1588. mfsdram(mem_cfg0, cfg0);
  1589. /*
  1590. * reset the bank_base address
  1591. */
  1592. bank_base_addr = CFG_SDRAM_BASE;
  1593. if ((cfg0 & SDRAM_CFG0_MCHK_MASK) != SDRAM_CFG0_MCHK_NON) {
  1594. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1595. SDRAM_CFG0_MCHK_GEN);
  1596. if ((cfg0 & SDRAM_CFG0_DMWD_MASK) == SDRAM_CFG0_DMWD_32) {
  1597. address_increment = 4;
  1598. }
  1599. else {
  1600. address_increment = 8;
  1601. }
  1602. current_address = (unsigned long)(bank_base_addr);
  1603. end_address = (unsigned long)(bank_base_addr) + num_bytes;
  1604. while (current_address < end_address) {
  1605. *((unsigned long*)current_address) = 0x00000000;
  1606. current_address += address_increment;
  1607. }
  1608. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1609. SDRAM_CFG0_MCHK_CHK);
  1610. }
  1611. }
  1612. #endif /* CONFIG_440 */
  1613. #endif /* CONFIG_SPD_EEPROM */