sama5d3_xplained.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * Copyright (C) 2014 Atmel Corporation
  3. * Bo Shen <voice.shen@atmel.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <mmc.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/sama5d3_smc.h>
  11. #include <asm/arch/at91_common.h>
  12. #include <asm/arch/at91_rstc.h>
  13. #include <asm/arch/gpio.h>
  14. #include <asm/arch/clk.h>
  15. #include <atmel_mci.h>
  16. #include <net.h>
  17. #include <netdev.h>
  18. #include <spl.h>
  19. #include <asm/arch/atmel_mpddrc.h>
  20. #include <asm/arch/at91_wdt.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. #ifdef CONFIG_NAND_ATMEL
  23. void sama5d3_xplained_nand_hw_init(void)
  24. {
  25. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  26. at91_periph_clk_enable(ATMEL_ID_SMC);
  27. /* Configure SMC CS3 for NAND/SmartMedia */
  28. writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(1) |
  29. AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(1),
  30. &smc->cs[3].setup);
  31. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
  32. AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(5),
  33. &smc->cs[3].pulse);
  34. writel(AT91_SMC_CYCLE_NWE(8) | AT91_SMC_CYCLE_NRD(8),
  35. &smc->cs[3].cycle);
  36. writel(AT91_SMC_TIMINGS_TCLR(3) | AT91_SMC_TIMINGS_TADL(10) |
  37. AT91_SMC_TIMINGS_TAR(3) | AT91_SMC_TIMINGS_TRR(4) |
  38. AT91_SMC_TIMINGS_TWB(5) | AT91_SMC_TIMINGS_RBNSEL(3)|
  39. AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
  40. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  41. AT91_SMC_MODE_EXNW_DISABLE |
  42. #ifdef CONFIG_SYS_NAND_DBW_16
  43. AT91_SMC_MODE_DBW_16 |
  44. #else /* CONFIG_SYS_NAND_DBW_8 */
  45. AT91_SMC_MODE_DBW_8 |
  46. #endif
  47. AT91_SMC_MODE_TDF_CYCLE(3),
  48. &smc->cs[3].mode);
  49. }
  50. #endif
  51. #ifdef CONFIG_CMD_USB
  52. static void sama5d3_xplained_usb_hw_init(void)
  53. {
  54. at91_set_pio_output(AT91_PIO_PORTE, 3, 0);
  55. at91_set_pio_output(AT91_PIO_PORTE, 4, 0);
  56. }
  57. #endif
  58. #ifdef CONFIG_GENERIC_ATMEL_MCI
  59. static void sama5d3_xplained_mci0_hw_init(void)
  60. {
  61. at91_mci_hw_init();
  62. at91_set_pio_output(AT91_PIO_PORTE, 2, 0); /* MCI0 Power */
  63. }
  64. #endif
  65. int board_early_init_f(void)
  66. {
  67. at91_periph_clk_enable(ATMEL_ID_PIOA);
  68. at91_periph_clk_enable(ATMEL_ID_PIOB);
  69. at91_periph_clk_enable(ATMEL_ID_PIOC);
  70. at91_periph_clk_enable(ATMEL_ID_PIOD);
  71. at91_periph_clk_enable(ATMEL_ID_PIOE);
  72. at91_seriald_hw_init();
  73. return 0;
  74. }
  75. int board_init(void)
  76. {
  77. /* adress of boot parameters */
  78. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  79. #ifdef CONFIG_NAND_ATMEL
  80. sama5d3_xplained_nand_hw_init();
  81. #endif
  82. #ifdef CONFIG_CMD_USB
  83. sama5d3_xplained_usb_hw_init();
  84. #endif
  85. #ifdef CONFIG_GENERIC_ATMEL_MCI
  86. sama5d3_xplained_mci0_hw_init();
  87. #endif
  88. #ifdef CONFIG_MACB
  89. at91_gmac_hw_init();
  90. at91_macb_hw_init();
  91. #endif
  92. return 0;
  93. }
  94. int dram_init(void)
  95. {
  96. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  97. CONFIG_SYS_SDRAM_SIZE);
  98. return 0;
  99. }
  100. int board_eth_init(bd_t *bis)
  101. {
  102. #ifdef CONFIG_MACB
  103. macb_eth_initialize(0, (void *)ATMEL_BASE_GMAC, 0x00);
  104. macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x00);
  105. #endif
  106. return 0;
  107. }
  108. #ifdef CONFIG_GENERIC_ATMEL_MCI
  109. int board_mmc_init(bd_t *bis)
  110. {
  111. atmel_mci_init((void *)ATMEL_BASE_MCI0);
  112. return 0;
  113. }
  114. #endif
  115. /* SPL */
  116. #ifdef CONFIG_SPL_BUILD
  117. void spl_board_init(void)
  118. {
  119. #ifdef CONFIG_SYS_USE_MMC
  120. sama5d3_xplained_mci0_hw_init();
  121. #elif CONFIG_SYS_USE_NANDFLASH
  122. sama5d3_xplained_nand_hw_init();
  123. #endif
  124. }
  125. static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
  126. {
  127. ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
  128. ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
  129. ATMEL_MPDDRC_CR_NR_ROW_14 |
  130. ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
  131. ATMEL_MPDDRC_CR_ENRDM_ON |
  132. ATMEL_MPDDRC_CR_NB_8BANKS |
  133. ATMEL_MPDDRC_CR_NDQS_DISABLED |
  134. ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
  135. ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
  136. /*
  137. * As the DDR2-SDRAm device requires a refresh time is 7.8125us
  138. * when DDR run at 133MHz, so it needs (7.8125us * 133MHz / 10^9) clocks
  139. */
  140. ddr2->rtr = 0x411;
  141. ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
  142. 2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
  143. 2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
  144. 8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
  145. 2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
  146. 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
  147. 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
  148. 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
  149. ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
  150. 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
  151. 28 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
  152. 26 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
  153. ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
  154. 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
  155. 2 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
  156. 7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
  157. 8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
  158. }
  159. void mem_init(void)
  160. {
  161. struct atmel_mpddrc_config ddr2;
  162. ddr2_conf(&ddr2);
  163. /* Enable MPDDR clock */
  164. at91_periph_clk_enable(ATMEL_ID_MPDDRC);
  165. at91_system_clk_enable(AT91_PMC_DDR);
  166. /* DDRAM2 Controller initialize */
  167. ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
  168. }
  169. void at91_pmc_init(void)
  170. {
  171. u32 tmp;
  172. tmp = AT91_PMC_PLLAR_29 |
  173. AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
  174. AT91_PMC_PLLXR_MUL(43) |
  175. AT91_PMC_PLLXR_DIV(1);
  176. at91_plla_init(tmp);
  177. at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x3));
  178. tmp = AT91_PMC_MCKR_MDIV_4 |
  179. AT91_PMC_MCKR_CSS_PLLA;
  180. at91_mck_init(tmp);
  181. }
  182. #endif