clock_sun6i.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * sun6i specific clock code
  3. *
  4. * (C) Copyright 2007-2012
  5. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  6. * Tom Cubie <tangliang@allwinnertech.com>
  7. *
  8. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/prcm.h>
  16. #include <asm/arch/sys_proto.h>
  17. #ifdef CONFIG_SPL_BUILD
  18. void clock_init_safe(void)
  19. {
  20. struct sunxi_ccm_reg * const ccm =
  21. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  22. struct sunxi_prcm_reg * const prcm =
  23. (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
  24. /* Set PLL ldo voltage without this PLL6 does not work properly */
  25. clrsetbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK,
  26. PRCM_PLL_CTRL_LDO_KEY);
  27. clrsetbits_le32(&prcm->pll_ctrl1, ~PRCM_PLL_CTRL_LDO_KEY_MASK,
  28. PRCM_PLL_CTRL_LDO_DIGITAL_EN | PRCM_PLL_CTRL_LDO_ANALOG_EN |
  29. PRCM_PLL_CTRL_EXT_OSC_EN | PRCM_PLL_CTRL_LDO_OUT_L(1140));
  30. clrbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK);
  31. clock_set_pll1(408000000);
  32. writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
  33. while (!(readl(&ccm->pll6_cfg) & CCM_PLL6_CTRL_LOCK))
  34. ;
  35. writel(AHB1_ABP1_DIV_DEFAULT, &ccm->ahb1_apb1_div);
  36. writel(MBUS_CLK_DEFAULT, &ccm->mbus0_clk_cfg);
  37. writel(MBUS_CLK_DEFAULT, &ccm->mbus1_clk_cfg);
  38. }
  39. #endif
  40. void clock_init_sec(void)
  41. {
  42. #ifdef CONFIG_MACH_SUN8I_H3
  43. struct sunxi_ccm_reg * const ccm =
  44. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  45. setbits_le32(&ccm->ccu_sec_switch,
  46. CCM_SEC_SWITCH_MBUS_NONSEC |
  47. CCM_SEC_SWITCH_BUS_NONSEC |
  48. CCM_SEC_SWITCH_PLL_NONSEC);
  49. #endif
  50. }
  51. void clock_init_uart(void)
  52. {
  53. #if CONFIG_CONS_INDEX < 5
  54. struct sunxi_ccm_reg *const ccm =
  55. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  56. /* uart clock source is apb2 */
  57. writel(APB2_CLK_SRC_OSC24M|
  58. APB2_CLK_RATE_N_1|
  59. APB2_CLK_RATE_M(1),
  60. &ccm->apb2_div);
  61. /* open the clock for uart */
  62. setbits_le32(&ccm->apb2_gate,
  63. CLK_GATE_OPEN << (APB2_GATE_UART_SHIFT +
  64. CONFIG_CONS_INDEX - 1));
  65. /* deassert uart reset */
  66. setbits_le32(&ccm->apb2_reset_cfg,
  67. 1 << (APB2_RESET_UART_SHIFT +
  68. CONFIG_CONS_INDEX - 1));
  69. #else
  70. /* enable R_PIO and R_UART clocks, and de-assert resets */
  71. prcm_apb0_enable(PRCM_APB0_GATE_PIO | PRCM_APB0_GATE_UART);
  72. #endif
  73. }
  74. #ifdef CONFIG_SPL_BUILD
  75. void clock_set_pll1(unsigned int clk)
  76. {
  77. struct sunxi_ccm_reg * const ccm =
  78. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  79. const int p = 0;
  80. int k = 1;
  81. int m = 1;
  82. if (clk > 1152000000) {
  83. k = 2;
  84. } else if (clk > 768000000) {
  85. k = 3;
  86. m = 2;
  87. }
  88. /* Switch to 24MHz clock while changing PLL1 */
  89. writel(AXI_DIV_3 << AXI_DIV_SHIFT |
  90. ATB_DIV_2 << ATB_DIV_SHIFT |
  91. CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
  92. &ccm->cpu_axi_cfg);
  93. /*
  94. * sun6i: PLL1 rate = ((24000000 * n * k) >> 0) / m (p is ignored)
  95. * sun8i: PLL1 rate = ((24000000 * n * k) >> p) / m
  96. */
  97. writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) |
  98. CCM_PLL1_CTRL_N(clk / (24000000 * k / m)) |
  99. CCM_PLL1_CTRL_K(k) | CCM_PLL1_CTRL_M(m), &ccm->pll1_cfg);
  100. sdelay(200);
  101. /* Switch CPU to PLL1 */
  102. writel(AXI_DIV_3 << AXI_DIV_SHIFT |
  103. ATB_DIV_2 << ATB_DIV_SHIFT |
  104. CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
  105. &ccm->cpu_axi_cfg);
  106. }
  107. #endif
  108. void clock_set_pll3(unsigned int clk)
  109. {
  110. struct sunxi_ccm_reg * const ccm =
  111. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  112. const int m = 8; /* 3 MHz steps just like sun4i, sun5i and sun7i */
  113. if (clk == 0) {
  114. clrbits_le32(&ccm->pll3_cfg, CCM_PLL3_CTRL_EN);
  115. return;
  116. }
  117. /* PLL3 rate = 24000000 * n / m */
  118. writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
  119. CCM_PLL3_CTRL_N(clk / (24000000 / m)) | CCM_PLL3_CTRL_M(m),
  120. &ccm->pll3_cfg);
  121. }
  122. void clock_set_pll5(unsigned int clk, bool sigma_delta_enable)
  123. {
  124. struct sunxi_ccm_reg * const ccm =
  125. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  126. const int max_n = 32;
  127. int k = 1, m = 2;
  128. #ifdef CONFIG_MACH_SUN8I_H3
  129. clrsetbits_le32(&ccm->pll5_tuning_cfg, CCM_PLL5_TUN_LOCK_TIME_MASK |
  130. CCM_PLL5_TUN_INIT_FREQ_MASK,
  131. CCM_PLL5_TUN_LOCK_TIME(2) | CCM_PLL5_TUN_INIT_FREQ(16));
  132. #endif
  133. if (sigma_delta_enable)
  134. writel(CCM_PLL5_PATTERN, &ccm->pll5_pattern_cfg);
  135. /* PLL5 rate = 24000000 * n * k / m */
  136. if (clk > 24000000 * k * max_n / m) {
  137. m = 1;
  138. if (clk > 24000000 * k * max_n / m)
  139. k = 2;
  140. }
  141. writel(CCM_PLL5_CTRL_EN |
  142. (sigma_delta_enable ? CCM_PLL5_CTRL_SIGMA_DELTA_EN : 0) |
  143. CCM_PLL5_CTRL_UPD |
  144. CCM_PLL5_CTRL_N(clk / (24000000 * k / m)) |
  145. CCM_PLL5_CTRL_K(k) | CCM_PLL5_CTRL_M(m), &ccm->pll5_cfg);
  146. udelay(5500);
  147. }
  148. #ifdef CONFIG_MACH_SUN6I
  149. void clock_set_mipi_pll(unsigned int clk)
  150. {
  151. struct sunxi_ccm_reg * const ccm =
  152. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  153. unsigned int k, m, n, value, diff;
  154. unsigned best_k = 0, best_m = 0, best_n = 0, best_diff = 0xffffffff;
  155. unsigned int src = clock_get_pll3();
  156. /* All calculations are in KHz to avoid overflows */
  157. clk /= 1000;
  158. src /= 1000;
  159. /* Pick the closest lower clock */
  160. for (k = 1; k <= 4; k++) {
  161. for (m = 1; m <= 16; m++) {
  162. for (n = 1; n <= 16; n++) {
  163. value = src * n * k / m;
  164. if (value > clk)
  165. continue;
  166. diff = clk - value;
  167. if (diff < best_diff) {
  168. best_diff = diff;
  169. best_k = k;
  170. best_m = m;
  171. best_n = n;
  172. }
  173. if (diff == 0)
  174. goto done;
  175. }
  176. }
  177. }
  178. done:
  179. writel(CCM_MIPI_PLL_CTRL_EN | CCM_MIPI_PLL_CTRL_LDO_EN |
  180. CCM_MIPI_PLL_CTRL_N(best_n) | CCM_MIPI_PLL_CTRL_K(best_k) |
  181. CCM_MIPI_PLL_CTRL_M(best_m), &ccm->mipi_pll_cfg);
  182. }
  183. #endif
  184. #ifdef CONFIG_MACH_SUN8I_A33
  185. void clock_set_pll11(unsigned int clk, bool sigma_delta_enable)
  186. {
  187. struct sunxi_ccm_reg * const ccm =
  188. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  189. if (sigma_delta_enable)
  190. writel(CCM_PLL11_PATTERN, &ccm->pll5_pattern_cfg);
  191. writel(CCM_PLL11_CTRL_EN | CCM_PLL11_CTRL_UPD |
  192. (sigma_delta_enable ? CCM_PLL11_CTRL_SIGMA_DELTA_EN : 0) |
  193. CCM_PLL11_CTRL_N(clk / 24000000), &ccm->pll11_cfg);
  194. while (readl(&ccm->pll11_cfg) & CCM_PLL11_CTRL_UPD)
  195. ;
  196. }
  197. #endif
  198. unsigned int clock_get_pll3(void)
  199. {
  200. struct sunxi_ccm_reg *const ccm =
  201. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  202. uint32_t rval = readl(&ccm->pll3_cfg);
  203. int n = ((rval & CCM_PLL3_CTRL_N_MASK) >> CCM_PLL3_CTRL_N_SHIFT) + 1;
  204. int m = ((rval & CCM_PLL3_CTRL_M_MASK) >> CCM_PLL3_CTRL_M_SHIFT) + 1;
  205. /* Multiply by 1000 after dividing by m to avoid integer overflows */
  206. return (24000 * n / m) * 1000;
  207. }
  208. unsigned int clock_get_pll6(void)
  209. {
  210. struct sunxi_ccm_reg *const ccm =
  211. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  212. uint32_t rval = readl(&ccm->pll6_cfg);
  213. int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT) + 1;
  214. int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1;
  215. return 24000000 * n * k / 2;
  216. }
  217. unsigned int clock_get_mipi_pll(void)
  218. {
  219. struct sunxi_ccm_reg *const ccm =
  220. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  221. uint32_t rval = readl(&ccm->mipi_pll_cfg);
  222. unsigned int n = ((rval & CCM_MIPI_PLL_CTRL_N_MASK) >> CCM_MIPI_PLL_CTRL_N_SHIFT) + 1;
  223. unsigned int k = ((rval & CCM_MIPI_PLL_CTRL_K_MASK) >> CCM_MIPI_PLL_CTRL_K_SHIFT) + 1;
  224. unsigned int m = ((rval & CCM_MIPI_PLL_CTRL_M_MASK) >> CCM_MIPI_PLL_CTRL_M_SHIFT) + 1;
  225. unsigned int src = clock_get_pll3();
  226. /* Multiply by 1000 after dividing by m to avoid integer overflows */
  227. return ((src / 1000) * n * k / m) * 1000;
  228. }
  229. void clock_set_de_mod_clock(u32 *clk_cfg, unsigned int hz)
  230. {
  231. int pll = clock_get_pll6() * 2;
  232. int div = 1;
  233. while ((pll / div) > hz)
  234. div++;
  235. writel(CCM_DE_CTRL_GATE | CCM_DE_CTRL_PLL6_2X | CCM_DE_CTRL_M(div),
  236. clk_cfg);
  237. }