spr_misc.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * (C) Copyright 2009
  3. * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _SPR_MISC_H
  8. #define _SPR_MISC_H
  9. struct misc_regs {
  10. u32 auto_cfg_reg; /* 0x0 */
  11. u32 armdbg_ctr_reg; /* 0x4 */
  12. u32 pll1_cntl; /* 0x8 */
  13. u32 pll1_frq; /* 0xc */
  14. u32 pll1_mod; /* 0x10 */
  15. u32 pll2_cntl; /* 0x14 */
  16. u32 pll2_frq; /* 0x18 */
  17. u32 pll2_mod; /* 0x1C */
  18. u32 pll_ctr_reg; /* 0x20 */
  19. u32 amba_clk_cfg; /* 0x24 */
  20. u32 periph_clk_cfg; /* 0x28 */
  21. u32 periph1_clken; /* 0x2C */
  22. u32 soc_core_id; /* 0x30 */
  23. u32 ras_clken; /* 0x34 */
  24. u32 periph1_rst; /* 0x38 */
  25. u32 periph2_rst; /* 0x3C */
  26. u32 ras_rst; /* 0x40 */
  27. u32 prsc1_clk_cfg; /* 0x44 */
  28. u32 prsc2_clk_cfg; /* 0x48 */
  29. u32 prsc3_clk_cfg; /* 0x4C */
  30. u32 amem_cfg_ctrl; /* 0x50 */
  31. u32 expi_clk_cfg; /* 0x54 */
  32. u32 reserved_1; /* 0x58 */
  33. u32 clcd_synth_clk; /* 0x5C */
  34. u32 irda_synth_clk; /* 0x60 */
  35. u32 uart_synth_clk; /* 0x64 */
  36. u32 gmac_synth_clk; /* 0x68 */
  37. u32 ras_synth1_clk; /* 0x6C */
  38. u32 ras_synth2_clk; /* 0x70 */
  39. u32 ras_synth3_clk; /* 0x74 */
  40. u32 ras_synth4_clk; /* 0x78 */
  41. u32 arb_icm_ml1; /* 0x7C */
  42. u32 arb_icm_ml2; /* 0x80 */
  43. u32 arb_icm_ml3; /* 0x84 */
  44. u32 arb_icm_ml4; /* 0x88 */
  45. u32 arb_icm_ml5; /* 0x8C */
  46. u32 arb_icm_ml6; /* 0x90 */
  47. u32 arb_icm_ml7; /* 0x94 */
  48. u32 arb_icm_ml8; /* 0x98 */
  49. u32 arb_icm_ml9; /* 0x9C */
  50. u32 dma_src_sel; /* 0xA0 */
  51. u32 uphy_ctr_reg; /* 0xA4 */
  52. u32 gmac_ctr_reg; /* 0xA8 */
  53. u32 port_bridge_ctrl; /* 0xAC */
  54. u32 reserved_2[4]; /* 0xB0--0xBC */
  55. u32 prc1_ilck_ctrl_reg; /* 0xC0 */
  56. u32 prc2_ilck_ctrl_reg; /* 0xC4 */
  57. u32 prc3_ilck_ctrl_reg; /* 0xC8 */
  58. u32 prc4_ilck_ctrl_reg; /* 0xCC */
  59. u32 prc1_intr_ctrl_reg; /* 0xD0 */
  60. u32 prc2_intr_ctrl_reg; /* 0xD4 */
  61. u32 prc3_intr_ctrl_reg; /* 0xD8 */
  62. u32 prc4_intr_ctrl_reg; /* 0xDC */
  63. u32 powerdown_cfg_reg; /* 0xE0 */
  64. u32 ddr_1v8_compensation; /* 0xE4 */
  65. u32 ddr_2v5_compensation; /* 0xE8 */
  66. u32 core_3v3_compensation; /* 0xEC */
  67. u32 ddr_pad; /* 0xF0 */
  68. u32 bist1_ctr_reg; /* 0xF4 */
  69. u32 bist2_ctr_reg; /* 0xF8 */
  70. u32 bist3_ctr_reg; /* 0xFC */
  71. u32 bist4_ctr_reg; /* 0x100 */
  72. u32 bist5_ctr_reg; /* 0x104 */
  73. u32 bist1_rslt_reg; /* 0x108 */
  74. u32 bist2_rslt_reg; /* 0x10C */
  75. u32 bist3_rslt_reg; /* 0x110 */
  76. u32 bist4_rslt_reg; /* 0x114 */
  77. u32 bist5_rslt_reg; /* 0x118 */
  78. u32 syst_error_reg; /* 0x11C */
  79. u32 reserved_3[0x1FB8]; /* 0x120--0x7FFC */
  80. u32 ras_gpp1_in; /* 0x8000 */
  81. u32 ras_gpp2_in; /* 0x8004 */
  82. u32 ras_gpp1_out; /* 0x8008 */
  83. u32 ras_gpp2_out; /* 0x800C */
  84. };
  85. /* SYNTH_CLK value*/
  86. #define SYNTH23 0x00020003
  87. /* PLLx_FRQ value */
  88. #if defined(CONFIG_SPEAR3XX)
  89. #define FREQ_332 0xA600010C
  90. #define FREQ_266 0x8500010C
  91. #elif defined(CONFIG_SPEAR600)
  92. #define FREQ_332 0xA600010F
  93. #define FREQ_266 0x8500010F
  94. #endif
  95. /* PLL_CTR_REG */
  96. #define MEM_CLK_SEL_MSK 0x70000000
  97. #define MEM_CLK_HCLK 0x00000000
  98. #define MEM_CLK_2HCLK 0x10000000
  99. #define MEM_CLK_PLL2 0x30000000
  100. #define EXPI_CLK_CFG_LOW_COMPR 0x2000
  101. #define EXPI_CLK_CFG_CLK_EN 0x0400
  102. #define EXPI_CLK_CFG_RST 0x0200
  103. #define EXPI_CLK_SYNT_EN 0x0010
  104. #define EXPI_CLK_CFG_SEL_PLL2 0x0004
  105. #define EXPI_CLK_CFG_INT_CLK_EN 0x0001
  106. #define PLL2_CNTL_6UA 0x1c00
  107. #define PLL2_CNTL_SAMPLE 0x0008
  108. #define PLL2_CNTL_ENABLE 0x0004
  109. #define PLL2_CNTL_RESETN 0x0002
  110. #define PLL2_CNTL_LOCK 0x0001
  111. /* AUTO_CFG_REG value */
  112. #define MISC_SOCCFGMSK 0x0000003F
  113. #define MISC_SOCCFG30 0x0000000C
  114. #define MISC_SOCCFG31 0x0000000D
  115. #define MISC_NANDDIS 0x00020000
  116. /* PERIPH_CLK_CFG value */
  117. #define MISC_GPT3SYNTH 0x00000400
  118. #define MISC_GPT4SYNTH 0x00000800
  119. #define CONFIG_SPEAR_UART48M 0
  120. #define CONFIG_SPEAR_UARTCLKMSK (0x1 << 4)
  121. /* PRSC_CLK_CFG value */
  122. /*
  123. * Fout = Fin / (2^(N+1) * (M + 1))
  124. */
  125. #define MISC_PRSC_N_1 0x00001000
  126. #define MISC_PRSC_M_9 0x00000009
  127. #define MISC_PRSC_N_4 0x00004000
  128. #define MISC_PRSC_M_399 0x0000018F
  129. #define MISC_PRSC_N_6 0x00006000
  130. #define MISC_PRSC_M_2593 0x00000A21
  131. #define MISC_PRSC_M_124 0x0000007C
  132. #define MISC_PRSC_CFG (MISC_PRSC_N_1 | MISC_PRSC_M_9)
  133. /* PERIPH1_CLKEN, PERIPH1_RST value */
  134. #define MISC_USBDENB 0x01000000
  135. #define MISC_ETHENB 0x00800000
  136. #define MISC_SMIENB 0x00200000
  137. #define MISC_GPT3ENB 0x00010000
  138. #define MISC_GPIO4ENB 0x00002000
  139. #define MISC_GPT2ENB 0x00000800
  140. #define MISC_FSMCENB 0x00000200
  141. #define MISC_I2CENB 0x00000080
  142. #define MISC_SSP2ENB 0x00000070
  143. #define MISC_UART0ENB 0x00000008
  144. /* PERIPH_CLK_CFG */
  145. #define XTALTIMEEN 0x00000001
  146. #define PLLTIMEEN 0x00000002
  147. #define CLCDCLK_SYNTH 0x00000000
  148. #define CLCDCLK_48MHZ 0x00000004
  149. #define CLCDCLK_EXT 0x00000008
  150. #define UARTCLK_MASK (0x1 << 4)
  151. #define UARTCLK_48MHZ 0x00000000
  152. #define UARTCLK_SYNTH 0x00000010
  153. #define IRDACLK_48MHZ 0x00000000
  154. #define IRDACLK_SYNTH 0x00000020
  155. #define IRDACLK_EXT 0x00000040
  156. #define RTC_DISABLE 0x00000080
  157. #define GPT1CLK_48MHZ 0x00000000
  158. #define GPT1CLK_SYNTH 0x00000100
  159. #define GPT2CLK_48MHZ 0x00000000
  160. #define GPT2CLK_SYNTH 0x00000200
  161. #define GPT3CLK_48MHZ 0x00000000
  162. #define GPT3CLK_SYNTH 0x00000400
  163. #define GPT4CLK_48MHZ 0x00000000
  164. #define GPT4CLK_SYNTH 0x00000800
  165. #define GPT5CLK_48MHZ 0x00000000
  166. #define GPT5CLK_SYNTH 0x00001000
  167. #define GPT1_FREEZE 0x00002000
  168. #define GPT2_FREEZE 0x00004000
  169. #define GPT3_FREEZE 0x00008000
  170. #define GPT4_FREEZE 0x00010000
  171. #define GPT5_FREEZE 0x00020000
  172. /* PERIPH1_CLKEN bits */
  173. #define PERIPH_ARM1_WE 0x00000001
  174. #define PERIPH_ARM1 0x00000002
  175. #define PERIPH_ARM2 0x00000004
  176. #define PERIPH_UART1 0x00000008
  177. #define PERIPH_UART2 0x00000010
  178. #define PERIPH_SSP1 0x00000020
  179. #define PERIPH_SSP2 0x00000040
  180. #define PERIPH_I2C 0x00000080
  181. #define PERIPH_JPEG 0x00000100
  182. #define PERIPH_FSMC 0x00000200
  183. #define PERIPH_FIRDA 0x00000400
  184. #define PERIPH_GPT4 0x00000800
  185. #define PERIPH_GPT5 0x00001000
  186. #define PERIPH_GPIO4 0x00002000
  187. #define PERIPH_SSP3 0x00004000
  188. #define PERIPH_ADC 0x00008000
  189. #define PERIPH_GPT3 0x00010000
  190. #define PERIPH_RTC 0x00020000
  191. #define PERIPH_GPIO3 0x00040000
  192. #define PERIPH_DMA 0x00080000
  193. #define PERIPH_ROM 0x00100000
  194. #define PERIPH_SMI 0x00200000
  195. #define PERIPH_CLCD 0x00400000
  196. #define PERIPH_GMAC 0x00800000
  197. #define PERIPH_USBD 0x01000000
  198. #define PERIPH_USBH1 0x02000000
  199. #define PERIPH_USBH2 0x04000000
  200. #define PERIPH_MPMC 0x08000000
  201. #define PERIPH_RAMW 0x10000000
  202. #define PERIPH_MPMC_EN 0x20000000
  203. #define PERIPH_MPMC_WE 0x40000000
  204. #define PERIPH_MPMCMSK 0x60000000
  205. #define PERIPH_CLK_ALL 0x0FFFFFF8
  206. #define PERIPH_RST_ALL 0x00000004
  207. /* DDR_PAD values */
  208. #define DDR_PAD_CNF_MSK 0x0000ffff
  209. #define DDR_PAD_SW_CONF 0x00060000
  210. #define DDR_PAD_SSTL_SEL 0x00000001
  211. #define DDR_PAD_DRAM_TYPE 0x00008000
  212. /* DDR_COMP values */
  213. #define DDR_COMP_ACCURATE 0x00000010
  214. /* SoC revision stuff */
  215. #define SOC_PRI_SHFT 16
  216. #define SOC_SEC_SHFT 8
  217. /* Revision definitions */
  218. #define SOC_SPEAR_NA 0
  219. /*
  220. * The definitons have started from
  221. * 101 for SPEAr6xx
  222. * 201 for SPEAr3xx
  223. * 301 for SPEAr13xx
  224. */
  225. #define SOC_SPEAR600_AA 101
  226. #define SOC_SPEAR600_AB 102
  227. #define SOC_SPEAR600_BA 103
  228. #define SOC_SPEAR600_BB 104
  229. #define SOC_SPEAR600_BC 105
  230. #define SOC_SPEAR600_BD 106
  231. #define SOC_SPEAR300 201
  232. #define SOC_SPEAR310 202
  233. #define SOC_SPEAR320 203
  234. extern int get_socrev(void);
  235. int fsmc_nand_switch_ecc(uint32_t eccstrength);
  236. #endif