cpu.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * (C) Copyright 2010
  3. * Marvell Semiconductor <www.marvell.com>
  4. * Written-by: Prafulla Wadaskar <prafulla@marvell.com>, Contributor: Mahavir Jain <mjain@marvell.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef _ARMADA100CPU_H
  9. #define _ARMADA100CPU_H
  10. #include <asm/io.h>
  11. #include <asm/system.h>
  12. /*
  13. * Main Power Management (MPMU) Registers
  14. * Refer Datasheet Appendix A.8
  15. */
  16. struct armd1mpmu_registers {
  17. u8 pad0[0x08 - 0x00];
  18. u32 fccr; /*0x0008*/
  19. u32 pocr; /*0x000c*/
  20. u32 posr; /*0x0010*/
  21. u32 succr; /*0x0014*/
  22. u8 pad1[0x030 - 0x014 - 4];
  23. u32 gpcr; /*0x0030*/
  24. u8 pad2[0x200 - 0x030 - 4];
  25. u32 wdtpcr; /*0x0200*/
  26. u8 pad3[0x1000 - 0x200 - 4];
  27. u32 apcr; /*0x1000*/
  28. u32 apsr; /*0x1004*/
  29. u8 pad4[0x1020 - 0x1004 - 4];
  30. u32 aprr; /*0x1020*/
  31. u32 acgr; /*0x1024*/
  32. u32 arsr; /*0x1028*/
  33. };
  34. /*
  35. * Application Subsystem Power Management
  36. * Refer Datasheet Appendix A.9
  37. */
  38. struct armd1apmu_registers {
  39. u32 pcr; /* 0x000 */
  40. u32 ccr; /* 0x004 */
  41. u32 pad1;
  42. u32 ccsr; /* 0x00C */
  43. u32 fc_timer; /* 0x010 */
  44. u32 pad2;
  45. u32 ideal_cfg; /* 0x018 */
  46. u8 pad3[0x04C - 0x018 - 4];
  47. u32 lcdcrc; /* 0x04C */
  48. u32 cciccrc; /* 0x050 */
  49. u32 sd1crc; /* 0x054 */
  50. u32 sd2crc; /* 0x058 */
  51. u32 usbcrc; /* 0x05C */
  52. u32 nfccrc; /* 0x060 */
  53. u32 dmacrc; /* 0x064 */
  54. u32 pad4;
  55. u32 buscrc; /* 0x06C */
  56. u8 pad5[0x07C - 0x06C - 4];
  57. u32 wake_clr; /* 0x07C */
  58. u8 pad6[0x090 - 0x07C - 4];
  59. u32 core_status; /* 0x090 */
  60. u32 rfsc; /* 0x094 */
  61. u32 imr; /* 0x098 */
  62. u32 irwc; /* 0x09C */
  63. u32 isr; /* 0x0A0 */
  64. u8 pad7[0x0B0 - 0x0A0 - 4];
  65. u32 mhst; /* 0x0B0 */
  66. u32 msr; /* 0x0B4 */
  67. u8 pad8[0x0C0 - 0x0B4 - 4];
  68. u32 msst; /* 0x0C0 */
  69. u32 pllss; /* 0x0C4 */
  70. u32 smb; /* 0x0C8 */
  71. u32 gccrc; /* 0x0CC */
  72. u8 pad9[0x0D4 - 0x0CC - 4];
  73. u32 smccrc; /* 0x0D4 */
  74. u32 pad10;
  75. u32 xdcrc; /* 0x0DC */
  76. u32 sd3crc; /* 0x0E0 */
  77. u32 sd4crc; /* 0x0E4 */
  78. u8 pad11[0x0F0 - 0x0E4 - 4];
  79. u32 cfcrc; /* 0x0F0 */
  80. u32 mspcrc; /* 0x0F4 */
  81. u32 cmucrc; /* 0x0F8 */
  82. u32 fecrc; /* 0x0FC */
  83. u32 pciecrc; /* 0x100 */
  84. u32 epdcrc; /* 0x104 */
  85. };
  86. /*
  87. * APB1 Clock Reset/Control Registers
  88. * Refer Datasheet Appendix A.10
  89. */
  90. struct armd1apb1_registers {
  91. u32 uart1; /*0x000*/
  92. u32 uart2; /*0x004*/
  93. u32 gpio; /*0x008*/
  94. u32 pwm1; /*0x00c*/
  95. u32 pwm2; /*0x010*/
  96. u32 pwm3; /*0x014*/
  97. u32 pwm4; /*0x018*/
  98. u8 pad0[0x028 - 0x018 - 4];
  99. u32 rtc; /*0x028*/
  100. u32 twsi0; /*0x02c*/
  101. u32 kpc; /*0x030*/
  102. u32 timers; /*0x034*/
  103. u8 pad1[0x03c - 0x034 - 4];
  104. u32 aib; /*0x03c*/
  105. u32 sw_jtag; /*0x040*/
  106. u32 timer1; /*0x044*/
  107. u32 onewire; /*0x048*/
  108. u8 pad2[0x050 - 0x048 - 4];
  109. u32 asfar; /*0x050 AIB Secure First Access Reg*/
  110. u32 assar; /*0x054 AIB Secure Second Access Reg*/
  111. u8 pad3[0x06c - 0x054 - 4];
  112. u32 twsi1; /*0x06c*/
  113. u32 uart3; /*0x070*/
  114. u8 pad4[0x07c - 0x070 - 4];
  115. u32 timer2; /*0x07C*/
  116. u8 pad5[0x084 - 0x07c - 4];
  117. u32 ac97; /*0x084*/
  118. };
  119. /*
  120. * APB2 Clock Reset/Control Registers
  121. * Refer Datasheet Appendix A.11
  122. */
  123. struct armd1apb2_registers {
  124. u32 pad1[0x01C - 0x000];
  125. u32 ssp1_clkrst; /* 0x01C */
  126. u32 ssp2_clkrst; /* 0x020 */
  127. u32 pad2[0x04C - 0x020 - 4];
  128. u32 ssp3_clkrst; /* 0x04C */
  129. u32 pad3[0x058 - 0x04C - 4];
  130. u32 ssp4_clkrst; /* 0x058 */
  131. u32 ssp5_clkrst; /* 0x05C */
  132. };
  133. /*
  134. * CPU Interface Registers
  135. * Refer Datasheet Appendix A.2
  136. */
  137. struct armd1cpu_registers {
  138. u32 chip_id; /* Chip Id Reg */
  139. u32 pad;
  140. u32 cpu_conf; /* CPU Conf Reg */
  141. u32 pad1;
  142. u32 cpu_sram_spd; /* CPU SRAM Speed Reg */
  143. u32 pad2;
  144. u32 cpu_l2c_spd; /* CPU L2cache Speed Conf */
  145. u32 mcb_conf; /* MCB Conf Reg */
  146. u32 sys_boot_ctl; /* Sytem Boot Control */
  147. };
  148. /*
  149. * Functions
  150. */
  151. u32 armd1_sdram_base(int);
  152. u32 armd1_sdram_size(int);
  153. #endif /* _ARMADA100CPU_H */