pcnet.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. /*
  2. * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
  3. *
  4. * This driver for AMD PCnet network controllers is derived from the
  5. * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <malloc.h>
  11. #include <net.h>
  12. #include <netdev.h>
  13. #include <asm/io.h>
  14. #include <pci.h>
  15. #define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
  16. #define PCNET_DEBUG1(fmt,args...) \
  17. debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
  18. #define PCNET_DEBUG2(fmt,args...) \
  19. debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
  20. #if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975)
  21. #error "Macro for PCnet chip version is not defined!"
  22. #endif
  23. /*
  24. * Set the number of Tx and Rx buffers, using Log_2(# buffers).
  25. * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
  26. * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
  27. */
  28. #define PCNET_LOG_TX_BUFFERS 0
  29. #define PCNET_LOG_RX_BUFFERS 2
  30. #define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
  31. #define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
  32. #define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
  33. #define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
  34. #define PKT_BUF_SZ 1544
  35. /* The PCNET Rx and Tx ring descriptors. */
  36. struct pcnet_rx_head {
  37. u32 base;
  38. s16 buf_length;
  39. s16 status;
  40. u32 msg_length;
  41. u32 reserved;
  42. };
  43. struct pcnet_tx_head {
  44. u32 base;
  45. s16 length;
  46. s16 status;
  47. u32 misc;
  48. u32 reserved;
  49. };
  50. /* The PCNET 32-Bit initialization block, described in databook. */
  51. struct pcnet_init_block {
  52. u16 mode;
  53. u16 tlen_rlen;
  54. u8 phys_addr[6];
  55. u16 reserved;
  56. u32 filter[2];
  57. /* Receive and transmit ring base, along with extra bits. */
  58. u32 rx_ring;
  59. u32 tx_ring;
  60. u32 reserved2;
  61. };
  62. struct pcnet_uncached_priv {
  63. struct pcnet_rx_head rx_ring[RX_RING_SIZE];
  64. struct pcnet_tx_head tx_ring[TX_RING_SIZE];
  65. struct pcnet_init_block init_block;
  66. };
  67. typedef struct pcnet_priv {
  68. struct pcnet_uncached_priv *uc;
  69. /* Receive Buffer space */
  70. unsigned char (*rx_buf)[RX_RING_SIZE][PKT_BUF_SZ + 4];
  71. int cur_rx;
  72. int cur_tx;
  73. } pcnet_priv_t;
  74. static pcnet_priv_t *lp;
  75. /* Offsets from base I/O address for WIO mode */
  76. #define PCNET_RDP 0x10
  77. #define PCNET_RAP 0x12
  78. #define PCNET_RESET 0x14
  79. #define PCNET_BDP 0x16
  80. static u16 pcnet_read_csr(struct eth_device *dev, int index)
  81. {
  82. outw(index, dev->iobase + PCNET_RAP);
  83. return inw(dev->iobase + PCNET_RDP);
  84. }
  85. static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
  86. {
  87. outw(index, dev->iobase + PCNET_RAP);
  88. outw(val, dev->iobase + PCNET_RDP);
  89. }
  90. static u16 pcnet_read_bcr(struct eth_device *dev, int index)
  91. {
  92. outw(index, dev->iobase + PCNET_RAP);
  93. return inw(dev->iobase + PCNET_BDP);
  94. }
  95. static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
  96. {
  97. outw(index, dev->iobase + PCNET_RAP);
  98. outw(val, dev->iobase + PCNET_BDP);
  99. }
  100. static void pcnet_reset(struct eth_device *dev)
  101. {
  102. inw(dev->iobase + PCNET_RESET);
  103. }
  104. static int pcnet_check(struct eth_device *dev)
  105. {
  106. outw(88, dev->iobase + PCNET_RAP);
  107. return inw(dev->iobase + PCNET_RAP) == 88;
  108. }
  109. static int pcnet_init (struct eth_device *dev, bd_t * bis);
  110. static int pcnet_send(struct eth_device *dev, void *packet, int length);
  111. static int pcnet_recv (struct eth_device *dev);
  112. static void pcnet_halt (struct eth_device *dev);
  113. static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
  114. #define PCI_TO_MEM(d, a) pci_virt_to_mem((pci_dev_t)d->priv, (a))
  115. #define PCI_TO_MEM_LE(d,a) (u32)(cpu_to_le32(PCI_TO_MEM(d,a)))
  116. static struct pci_device_id supported[] = {
  117. {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
  118. {}
  119. };
  120. int pcnet_initialize(bd_t *bis)
  121. {
  122. pci_dev_t devbusfn;
  123. struct eth_device *dev;
  124. u16 command, status;
  125. int dev_nr = 0;
  126. PCNET_DEBUG1("\npcnet_initialize...\n");
  127. for (dev_nr = 0;; dev_nr++) {
  128. /*
  129. * Find the PCnet PCI device(s).
  130. */
  131. devbusfn = pci_find_devices(supported, dev_nr);
  132. if (devbusfn < 0)
  133. break;
  134. /*
  135. * Allocate and pre-fill the device structure.
  136. */
  137. dev = (struct eth_device *)malloc(sizeof(*dev));
  138. if (!dev) {
  139. printf("pcnet: Can not allocate memory\n");
  140. break;
  141. }
  142. memset(dev, 0, sizeof(*dev));
  143. dev->priv = (void *)devbusfn;
  144. sprintf(dev->name, "pcnet#%d", dev_nr);
  145. /*
  146. * Setup the PCI device.
  147. */
  148. pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0,
  149. (unsigned int *)&dev->iobase);
  150. dev->iobase = pci_io_to_phys(devbusfn, dev->iobase);
  151. dev->iobase &= ~0xf;
  152. PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%x: ",
  153. dev->name, devbusfn, dev->iobase);
  154. command = PCI_COMMAND_IO | PCI_COMMAND_MASTER;
  155. pci_write_config_word(devbusfn, PCI_COMMAND, command);
  156. pci_read_config_word(devbusfn, PCI_COMMAND, &status);
  157. if ((status & command) != command) {
  158. printf("%s: Couldn't enable IO access or Bus Mastering\n",
  159. dev->name);
  160. free(dev);
  161. continue;
  162. }
  163. pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
  164. /*
  165. * Probe the PCnet chip.
  166. */
  167. if (pcnet_probe(dev, bis, dev_nr) < 0) {
  168. free(dev);
  169. continue;
  170. }
  171. /*
  172. * Setup device structure and register the driver.
  173. */
  174. dev->init = pcnet_init;
  175. dev->halt = pcnet_halt;
  176. dev->send = pcnet_send;
  177. dev->recv = pcnet_recv;
  178. eth_register(dev);
  179. }
  180. udelay(10 * 1000);
  181. return dev_nr;
  182. }
  183. static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
  184. {
  185. int chip_version;
  186. char *chipname;
  187. #ifdef PCNET_HAS_PROM
  188. int i;
  189. #endif
  190. /* Reset the PCnet controller */
  191. pcnet_reset(dev);
  192. /* Check if register access is working */
  193. if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
  194. printf("%s: CSR register access check failed\n", dev->name);
  195. return -1;
  196. }
  197. /* Identify the chip */
  198. chip_version =
  199. pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
  200. if ((chip_version & 0xfff) != 0x003)
  201. return -1;
  202. chip_version = (chip_version >> 12) & 0xffff;
  203. switch (chip_version) {
  204. case 0x2621:
  205. chipname = "PCnet/PCI II 79C970A"; /* PCI */
  206. break;
  207. #ifdef CONFIG_PCNET_79C973
  208. case 0x2625:
  209. chipname = "PCnet/FAST III 79C973"; /* PCI */
  210. break;
  211. #endif
  212. #ifdef CONFIG_PCNET_79C975
  213. case 0x2627:
  214. chipname = "PCnet/FAST III 79C975"; /* PCI */
  215. break;
  216. #endif
  217. default:
  218. printf("%s: PCnet version %#x not supported\n",
  219. dev->name, chip_version);
  220. return -1;
  221. }
  222. PCNET_DEBUG1("AMD %s\n", chipname);
  223. #ifdef PCNET_HAS_PROM
  224. /*
  225. * In most chips, after a chip reset, the ethernet address is read from
  226. * the station address PROM at the base address and programmed into the
  227. * "Physical Address Registers" CSR12-14.
  228. */
  229. for (i = 0; i < 3; i++) {
  230. unsigned int val;
  231. val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
  232. /* There may be endianness issues here. */
  233. dev->enetaddr[2 * i] = val & 0x0ff;
  234. dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
  235. }
  236. #endif /* PCNET_HAS_PROM */
  237. return 0;
  238. }
  239. static int pcnet_init(struct eth_device *dev, bd_t *bis)
  240. {
  241. struct pcnet_uncached_priv *uc;
  242. int i, val;
  243. u32 addr;
  244. PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
  245. /* Switch pcnet to 32bit mode */
  246. pcnet_write_bcr(dev, 20, 2);
  247. /* Set/reset autoselect bit */
  248. val = pcnet_read_bcr(dev, 2) & ~2;
  249. val |= 2;
  250. pcnet_write_bcr(dev, 2, val);
  251. /* Enable auto negotiate, setup, disable fd */
  252. val = pcnet_read_bcr(dev, 32) & ~0x98;
  253. val |= 0x20;
  254. pcnet_write_bcr(dev, 32, val);
  255. /*
  256. * Enable NOUFLO on supported controllers, with the transmit
  257. * start point set to the full packet. This will cause entire
  258. * packets to be buffered by the ethernet controller before
  259. * transmission, eliminating underflows which are common on
  260. * slower devices. Controllers which do not support NOUFLO will
  261. * simply be left with a larger transmit FIFO threshold.
  262. */
  263. val = pcnet_read_bcr(dev, 18);
  264. val |= 1 << 11;
  265. pcnet_write_bcr(dev, 18, val);
  266. val = pcnet_read_csr(dev, 80);
  267. val |= 0x3 << 10;
  268. pcnet_write_csr(dev, 80, val);
  269. /*
  270. * We only maintain one structure because the drivers will never
  271. * be used concurrently. In 32bit mode the RX and TX ring entries
  272. * must be aligned on 16-byte boundaries.
  273. */
  274. if (lp == NULL) {
  275. addr = (u32)malloc(sizeof(pcnet_priv_t) + 0x10);
  276. addr = (addr + 0xf) & ~0xf;
  277. lp = (pcnet_priv_t *)addr;
  278. addr = (u32)memalign(ARCH_DMA_MINALIGN, sizeof(*lp->uc));
  279. flush_dcache_range(addr, addr + sizeof(*lp->uc));
  280. addr = UNCACHED_SDRAM(addr);
  281. lp->uc = (struct pcnet_uncached_priv *)addr;
  282. addr = (u32)memalign(ARCH_DMA_MINALIGN, sizeof(*lp->rx_buf));
  283. flush_dcache_range(addr, addr + sizeof(*lp->rx_buf));
  284. lp->rx_buf = (void *)addr;
  285. }
  286. uc = lp->uc;
  287. uc->init_block.mode = cpu_to_le16(0x0000);
  288. uc->init_block.filter[0] = 0x00000000;
  289. uc->init_block.filter[1] = 0x00000000;
  290. /*
  291. * Initialize the Rx ring.
  292. */
  293. lp->cur_rx = 0;
  294. for (i = 0; i < RX_RING_SIZE; i++) {
  295. uc->rx_ring[i].base = PCI_TO_MEM_LE(dev, (*lp->rx_buf)[i]);
  296. uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
  297. uc->rx_ring[i].status = cpu_to_le16(0x8000);
  298. PCNET_DEBUG1
  299. ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
  300. uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
  301. uc->rx_ring[i].status);
  302. }
  303. /*
  304. * Initialize the Tx ring. The Tx buffer address is filled in as
  305. * needed, but we do need to clear the upper ownership bit.
  306. */
  307. lp->cur_tx = 0;
  308. for (i = 0; i < TX_RING_SIZE; i++) {
  309. uc->tx_ring[i].base = 0;
  310. uc->tx_ring[i].status = 0;
  311. }
  312. /*
  313. * Setup Init Block.
  314. */
  315. PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
  316. for (i = 0; i < 6; i++) {
  317. lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
  318. PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
  319. }
  320. uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
  321. RX_RING_LEN_BITS);
  322. uc->init_block.rx_ring = PCI_TO_MEM_LE(dev, uc->rx_ring);
  323. uc->init_block.tx_ring = PCI_TO_MEM_LE(dev, uc->tx_ring);
  324. PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
  325. uc->init_block.tlen_rlen,
  326. uc->init_block.rx_ring, uc->init_block.tx_ring);
  327. /*
  328. * Tell the controller where the Init Block is located.
  329. */
  330. barrier();
  331. addr = PCI_TO_MEM(dev, &lp->uc->init_block);
  332. pcnet_write_csr(dev, 1, addr & 0xffff);
  333. pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
  334. pcnet_write_csr(dev, 4, 0x0915);
  335. pcnet_write_csr(dev, 0, 0x0001); /* start */
  336. /* Wait for Init Done bit */
  337. for (i = 10000; i > 0; i--) {
  338. if (pcnet_read_csr(dev, 0) & 0x0100)
  339. break;
  340. udelay(10);
  341. }
  342. if (i <= 0) {
  343. printf("%s: TIMEOUT: controller init failed\n", dev->name);
  344. pcnet_reset(dev);
  345. return -1;
  346. }
  347. /*
  348. * Finally start network controller operation.
  349. */
  350. pcnet_write_csr(dev, 0, 0x0002);
  351. return 0;
  352. }
  353. static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
  354. {
  355. int i, status;
  356. struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
  357. PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
  358. packet);
  359. flush_dcache_range((unsigned long)packet,
  360. (unsigned long)packet + pkt_len);
  361. /* Wait for completion by testing the OWN bit */
  362. for (i = 1000; i > 0; i--) {
  363. status = readw(&entry->status);
  364. if ((status & 0x8000) == 0)
  365. break;
  366. udelay(100);
  367. PCNET_DEBUG2(".");
  368. }
  369. if (i <= 0) {
  370. printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
  371. dev->name, lp->cur_tx, status);
  372. pkt_len = 0;
  373. goto failure;
  374. }
  375. /*
  376. * Setup Tx ring. Caution: the write order is important here,
  377. * set the status with the "ownership" bits last.
  378. */
  379. writew(-pkt_len, &entry->length);
  380. writel(0, &entry->misc);
  381. writel(PCI_TO_MEM(dev, packet), &entry->base);
  382. writew(0x8300, &entry->status);
  383. /* Trigger an immediate send poll. */
  384. pcnet_write_csr(dev, 0, 0x0008);
  385. failure:
  386. if (++lp->cur_tx >= TX_RING_SIZE)
  387. lp->cur_tx = 0;
  388. PCNET_DEBUG2("done\n");
  389. return pkt_len;
  390. }
  391. static int pcnet_recv (struct eth_device *dev)
  392. {
  393. struct pcnet_rx_head *entry;
  394. unsigned char *buf;
  395. int pkt_len = 0;
  396. u16 status, err_status;
  397. while (1) {
  398. entry = &lp->uc->rx_ring[lp->cur_rx];
  399. /*
  400. * If we own the next entry, it's a new packet. Send it up.
  401. */
  402. status = readw(&entry->status);
  403. if ((status & 0x8000) != 0)
  404. break;
  405. err_status = status >> 8;
  406. if (err_status != 0x03) { /* There was an error. */
  407. printf("%s: Rx%d", dev->name, lp->cur_rx);
  408. PCNET_DEBUG1(" (status=0x%x)", err_status);
  409. if (err_status & 0x20)
  410. printf(" Frame");
  411. if (err_status & 0x10)
  412. printf(" Overflow");
  413. if (err_status & 0x08)
  414. printf(" CRC");
  415. if (err_status & 0x04)
  416. printf(" Fifo");
  417. printf(" Error\n");
  418. status &= 0x03ff;
  419. } else {
  420. pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
  421. if (pkt_len < 60) {
  422. printf("%s: Rx%d: invalid packet length %d\n",
  423. dev->name, lp->cur_rx, pkt_len);
  424. } else {
  425. buf = (*lp->rx_buf)[lp->cur_rx];
  426. invalidate_dcache_range((unsigned long)buf,
  427. (unsigned long)buf + pkt_len);
  428. net_process_received_packet(buf, pkt_len);
  429. PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
  430. lp->cur_rx, pkt_len, buf);
  431. }
  432. }
  433. status |= 0x8000;
  434. writew(status, &entry->status);
  435. if (++lp->cur_rx >= RX_RING_SIZE)
  436. lp->cur_rx = 0;
  437. }
  438. return pkt_len;
  439. }
  440. static void pcnet_halt(struct eth_device *dev)
  441. {
  442. int i;
  443. PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
  444. /* Reset the PCnet controller */
  445. pcnet_reset(dev);
  446. /* Wait for Stop bit */
  447. for (i = 1000; i > 0; i--) {
  448. if (pcnet_read_csr(dev, 0) & 0x4)
  449. break;
  450. udelay(10);
  451. }
  452. if (i <= 0)
  453. printf("%s: TIMEOUT: controller reset failed\n", dev->name);
  454. }