greth.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /* Gaisler.com GRETH 10/100/1000 Ethernet MAC driver
  2. *
  3. * Driver use polling mode (no Interrupt)
  4. *
  5. * (C) Copyright 2007
  6. * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /* #define DEBUG */
  11. #include <common.h>
  12. #include <command.h>
  13. #include <net.h>
  14. #include <netdev.h>
  15. #include <malloc.h>
  16. #include <asm/processor.h>
  17. #include <ambapp.h>
  18. #include <asm/leon.h>
  19. #include "greth.h"
  20. /* Default to 3s timeout on autonegotiation */
  21. #ifndef GRETH_PHY_TIMEOUT_MS
  22. #define GRETH_PHY_TIMEOUT_MS 3000
  23. #endif
  24. /* Default to PHY adrress 0 not not specified */
  25. #ifdef CONFIG_SYS_GRLIB_GRETH_PHYADDR
  26. #define GRETH_PHY_ADR_DEFAULT CONFIG_SYS_GRLIB_GRETH_PHYADDR
  27. #else
  28. #define GRETH_PHY_ADR_DEFAULT 0
  29. #endif
  30. /* ByPass Cache when reading regs */
  31. #define GRETH_REGLOAD(addr) SPARC_NOCACHE_READ(addr)
  32. /* Write-through cache ==> no bypassing needed on writes */
  33. #define GRETH_REGSAVE(addr,data) (*(volatile unsigned int *)(addr) = (data))
  34. #define GRETH_REGORIN(addr,data) GRETH_REGSAVE(addr,GRETH_REGLOAD(addr)|data)
  35. #define GRETH_REGANDIN(addr,data) GRETH_REGSAVE(addr,GRETH_REGLOAD(addr)&data)
  36. #define GRETH_RXBD_CNT 4
  37. #define GRETH_TXBD_CNT 1
  38. #define GRETH_RXBUF_SIZE 1540
  39. #define GRETH_BUF_ALIGN 4
  40. #define GRETH_RXBUF_EFF_SIZE \
  41. ( (GRETH_RXBUF_SIZE&~(GRETH_BUF_ALIGN-1))+GRETH_BUF_ALIGN )
  42. typedef struct {
  43. greth_regs *regs;
  44. int irq;
  45. struct eth_device *dev;
  46. /* Hardware info */
  47. unsigned char phyaddr;
  48. int gbit_mac;
  49. /* Current operating Mode */
  50. int gb; /* GigaBit */
  51. int fd; /* Full Duplex */
  52. int sp; /* 10/100Mbps speed (1=100,0=10) */
  53. int auto_neg; /* Auto negotiate done */
  54. unsigned char hwaddr[6]; /* MAC Address */
  55. /* Descriptors */
  56. greth_bd *rxbd_base, *rxbd_max;
  57. greth_bd *txbd_base, *txbd_max;
  58. greth_bd *rxbd_curr;
  59. /* rx buffers in rx descriptors */
  60. void *rxbuf_base; /* (GRETH_RXBUF_SIZE+ALIGNBYTES) * GRETH_RXBD_CNT */
  61. /* unused for gbit_mac, temp buffer for sending packets with unligned
  62. * start.
  63. * Pointer to packet allocated with malloc.
  64. */
  65. void *txbuf;
  66. struct {
  67. /* rx status */
  68. unsigned int rx_packets,
  69. rx_crc_errors, rx_frame_errors, rx_length_errors, rx_errors;
  70. /* tx stats */
  71. unsigned int tx_packets,
  72. tx_latecol_errors,
  73. tx_underrun_errors, tx_limit_errors, tx_errors;
  74. } stats;
  75. } greth_priv;
  76. /* Read MII register 'addr' from core 'regs' */
  77. static int read_mii(int phyaddr, int regaddr, volatile greth_regs * regs)
  78. {
  79. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  80. }
  81. GRETH_REGSAVE(&regs->mdio, ((phyaddr & 0x1F) << 11) | ((regaddr & 0x1F) << 6) | 2);
  82. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  83. }
  84. if (!(GRETH_REGLOAD(&regs->mdio) & GRETH_MII_NVALID)) {
  85. return (GRETH_REGLOAD(&regs->mdio) >> 16) & 0xFFFF;
  86. } else {
  87. return -1;
  88. }
  89. }
  90. static void write_mii(int phyaddr, int regaddr, int data, volatile greth_regs * regs)
  91. {
  92. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  93. }
  94. GRETH_REGSAVE(&regs->mdio,
  95. ((data & 0xFFFF) << 16) | ((phyaddr & 0x1F) << 11) |
  96. ((regaddr & 0x1F) << 6) | 1);
  97. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  98. }
  99. }
  100. /* init/start hardware and allocate descriptor buffers for rx side
  101. *
  102. */
  103. int greth_init(struct eth_device *dev, bd_t * bis)
  104. {
  105. int i;
  106. greth_priv *greth = dev->priv;
  107. greth_regs *regs = greth->regs;
  108. debug("greth_init\n");
  109. /* Reset core */
  110. GRETH_REGSAVE(&regs->control, (GRETH_RESET | (greth->gb << 8) |
  111. (greth->sp << 7) | (greth->fd << 4)));
  112. /* Wait for Reset to complete */
  113. while ( GRETH_REGLOAD(&regs->control) & GRETH_RESET) ;
  114. GRETH_REGSAVE(&regs->control,
  115. ((greth->gb << 8) | (greth->sp << 7) | (greth->fd << 4)));
  116. if (!greth->rxbd_base) {
  117. /* allocate descriptors */
  118. greth->rxbd_base = (greth_bd *)
  119. memalign(0x1000, GRETH_RXBD_CNT * sizeof(greth_bd));
  120. greth->txbd_base = (greth_bd *)
  121. memalign(0x1000, GRETH_TXBD_CNT * sizeof(greth_bd));
  122. /* allocate buffers to all descriptors */
  123. greth->rxbuf_base =
  124. malloc(GRETH_RXBUF_EFF_SIZE * GRETH_RXBD_CNT);
  125. }
  126. /* initate rx decriptors */
  127. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  128. greth->rxbd_base[i].addr = (unsigned int)
  129. greth->rxbuf_base + (GRETH_RXBUF_EFF_SIZE * i);
  130. /* enable desciptor & set wrap bit if last descriptor */
  131. if (i >= (GRETH_RXBD_CNT - 1)) {
  132. greth->rxbd_base[i].stat = GRETH_BD_EN | GRETH_BD_WR;
  133. } else {
  134. greth->rxbd_base[i].stat = GRETH_BD_EN;
  135. }
  136. }
  137. /* initiate indexes */
  138. greth->rxbd_curr = greth->rxbd_base;
  139. greth->rxbd_max = greth->rxbd_base + (GRETH_RXBD_CNT - 1);
  140. greth->txbd_max = greth->txbd_base + (GRETH_TXBD_CNT - 1);
  141. /*
  142. * greth->txbd_base->addr = 0;
  143. * greth->txbd_base->stat = GRETH_BD_WR;
  144. */
  145. /* initate tx decriptors */
  146. for (i = 0; i < GRETH_TXBD_CNT; i++) {
  147. greth->txbd_base[i].addr = 0;
  148. /* enable desciptor & set wrap bit if last descriptor */
  149. if (i >= (GRETH_TXBD_CNT - 1)) {
  150. greth->txbd_base[i].stat = GRETH_BD_WR;
  151. } else {
  152. greth->txbd_base[i].stat = 0;
  153. }
  154. }
  155. /**** SET HARDWARE REGS ****/
  156. /* Set pointer to tx/rx descriptor areas */
  157. GRETH_REGSAVE(&regs->rx_desc_p, (unsigned int)&greth->rxbd_base[0]);
  158. GRETH_REGSAVE(&regs->tx_desc_p, (unsigned int)&greth->txbd_base[0]);
  159. /* Enable Transmitter, GRETH will now scan descriptors for packets
  160. * to transmitt */
  161. debug("greth_init: enabling receiver\n");
  162. GRETH_REGORIN(&regs->control, GRETH_RXEN);
  163. return 0;
  164. }
  165. /* Initiate PHY to a relevant speed
  166. * return:
  167. * - 0 = success
  168. * - 1 = timeout/fail
  169. */
  170. int greth_init_phy(greth_priv * dev, bd_t * bis)
  171. {
  172. greth_regs *regs = dev->regs;
  173. int tmp, tmp1, tmp2, i;
  174. unsigned int start, timeout;
  175. int phyaddr = GRETH_PHY_ADR_DEFAULT;
  176. #ifndef CONFIG_SYS_GRLIB_GRETH_PHYADDR
  177. /* If BSP doesn't provide a hardcoded PHY address the driver will
  178. * try to autodetect PHY address by stopping the search on the first
  179. * PHY address which has REG0 implemented.
  180. */
  181. for (i=0; i<32; i++) {
  182. tmp = read_mii(i, 0, regs);
  183. if ( (tmp != 0) && (tmp != 0xffff) ) {
  184. phyaddr = i;
  185. break;
  186. }
  187. }
  188. #endif
  189. /* Save PHY Address */
  190. dev->phyaddr = phyaddr;
  191. debug("GRETH PHY ADDRESS: %d\n", phyaddr);
  192. /* X msecs to ticks */
  193. timeout = usec2ticks(GRETH_PHY_TIMEOUT_MS * 1000);
  194. /* Get system timer0 current value
  195. * Total timeout is 5s
  196. */
  197. start = get_timer(0);
  198. /* get phy control register default values */
  199. while ((tmp = read_mii(phyaddr, 0, regs)) & 0x8000) {
  200. if (get_timer(start) > timeout) {
  201. debug("greth_init_phy: PHY read 1 failed\n");
  202. return 1; /* Fail */
  203. }
  204. }
  205. /* reset PHY and wait for completion */
  206. write_mii(phyaddr, 0, 0x8000 | tmp, regs);
  207. while (((tmp = read_mii(phyaddr, 0, regs))) & 0x8000) {
  208. if (get_timer(start) > timeout) {
  209. debug("greth_init_phy: PHY read 2 failed\n");
  210. return 1; /* Fail */
  211. }
  212. }
  213. /* Check if PHY is autoneg capable and then determine operating
  214. * mode, otherwise force it to 10 Mbit halfduplex
  215. */
  216. dev->gb = 0;
  217. dev->fd = 0;
  218. dev->sp = 0;
  219. dev->auto_neg = 0;
  220. if (!((tmp >> 12) & 1)) {
  221. write_mii(phyaddr, 0, 0, regs);
  222. } else {
  223. /* wait for auto negotiation to complete and then check operating mode */
  224. dev->auto_neg = 1;
  225. i = 0;
  226. while (!(((tmp = read_mii(phyaddr, 1, regs)) >> 5) & 1)) {
  227. if (get_timer(start) > timeout) {
  228. printf("Auto negotiation timed out. "
  229. "Selecting default config\n");
  230. tmp = read_mii(phyaddr, 0, regs);
  231. dev->gb = ((tmp >> 6) & 1)
  232. && !((tmp >> 13) & 1);
  233. dev->sp = !((tmp >> 6) & 1)
  234. && ((tmp >> 13) & 1);
  235. dev->fd = (tmp >> 8) & 1;
  236. goto auto_neg_done;
  237. }
  238. }
  239. if ((tmp >> 8) & 1) {
  240. tmp1 = read_mii(phyaddr, 9, regs);
  241. tmp2 = read_mii(phyaddr, 10, regs);
  242. if ((tmp1 & GRETH_MII_EXTADV_1000FD) &&
  243. (tmp2 & GRETH_MII_EXTPRT_1000FD)) {
  244. dev->gb = 1;
  245. dev->fd = 1;
  246. }
  247. if ((tmp1 & GRETH_MII_EXTADV_1000HD) &&
  248. (tmp2 & GRETH_MII_EXTPRT_1000HD)) {
  249. dev->gb = 1;
  250. dev->fd = 0;
  251. }
  252. }
  253. if ((dev->gb == 0) || ((dev->gb == 1) && (dev->gbit_mac == 0))) {
  254. tmp1 = read_mii(phyaddr, 4, regs);
  255. tmp2 = read_mii(phyaddr, 5, regs);
  256. if ((tmp1 & GRETH_MII_100TXFD) &&
  257. (tmp2 & GRETH_MII_100TXFD)) {
  258. dev->sp = 1;
  259. dev->fd = 1;
  260. }
  261. if ((tmp1 & GRETH_MII_100TXHD) &&
  262. (tmp2 & GRETH_MII_100TXHD)) {
  263. dev->sp = 1;
  264. dev->fd = 0;
  265. }
  266. if ((tmp1 & GRETH_MII_10FD) && (tmp2 & GRETH_MII_10FD)) {
  267. dev->fd = 1;
  268. }
  269. if ((dev->gb == 1) && (dev->gbit_mac == 0)) {
  270. dev->gb = 0;
  271. dev->fd = 0;
  272. write_mii(phyaddr, 0, dev->sp << 13, regs);
  273. }
  274. }
  275. }
  276. auto_neg_done:
  277. debug("%s GRETH Ethermac at [0x%x] irq %d. Running \
  278. %d Mbps %s duplex\n", dev->gbit_mac ? "10/100/1000" : "10/100", (unsigned int)(regs), (unsigned int)(dev->irq), dev->gb ? 1000 : (dev->sp ? 100 : 10), dev->fd ? "full" : "half");
  279. /* Read out PHY info if extended registers are available */
  280. if (tmp & 1) {
  281. tmp1 = read_mii(phyaddr, 2, regs);
  282. tmp2 = read_mii(phyaddr, 3, regs);
  283. tmp1 = (tmp1 << 6) | ((tmp2 >> 10) & 0x3F);
  284. tmp = tmp2 & 0xF;
  285. tmp2 = (tmp2 >> 4) & 0x3F;
  286. debug("PHY: Vendor %x Device %x Revision %d\n", tmp1,
  287. tmp2, tmp);
  288. } else {
  289. printf("PHY info not available\n");
  290. }
  291. /* set speed and duplex bits in control register */
  292. GRETH_REGORIN(&regs->control,
  293. (dev->gb << 8) | (dev->sp << 7) | (dev->fd << 4));
  294. return 0;
  295. }
  296. void greth_halt(struct eth_device *dev)
  297. {
  298. greth_priv *greth;
  299. greth_regs *regs;
  300. int i;
  301. debug("greth_halt\n");
  302. if (!dev || !dev->priv)
  303. return;
  304. greth = dev->priv;
  305. regs = greth->regs;
  306. if (!regs)
  307. return;
  308. /* disable receiver/transmitter by clearing the enable bits */
  309. GRETH_REGANDIN(&regs->control, ~(GRETH_RXEN | GRETH_TXEN));
  310. /* reset rx/tx descriptors */
  311. if (greth->rxbd_base) {
  312. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  313. greth->rxbd_base[i].stat =
  314. (i >= (GRETH_RXBD_CNT - 1)) ? GRETH_BD_WR : 0;
  315. }
  316. }
  317. if (greth->txbd_base) {
  318. for (i = 0; i < GRETH_TXBD_CNT; i++) {
  319. greth->txbd_base[i].stat =
  320. (i >= (GRETH_TXBD_CNT - 1)) ? GRETH_BD_WR : 0;
  321. }
  322. }
  323. }
  324. int greth_send(struct eth_device *dev, void *eth_data, int data_length)
  325. {
  326. greth_priv *greth = dev->priv;
  327. greth_regs *regs = greth->regs;
  328. greth_bd *txbd;
  329. void *txbuf;
  330. unsigned int status;
  331. debug("greth_send\n");
  332. /* send data, wait for data to be sent, then return */
  333. if (((unsigned int)eth_data & (GRETH_BUF_ALIGN - 1))
  334. && !greth->gbit_mac) {
  335. /* data not aligned as needed by GRETH 10/100, solve this by allocating 4 byte aligned buffer
  336. * and copy data to before giving it to GRETH.
  337. */
  338. if (!greth->txbuf) {
  339. greth->txbuf = malloc(GRETH_RXBUF_SIZE);
  340. }
  341. txbuf = greth->txbuf;
  342. /* copy data info buffer */
  343. memcpy((char *)txbuf, (char *)eth_data, data_length);
  344. /* keep buffer to next time */
  345. } else {
  346. txbuf = (void *)eth_data;
  347. }
  348. /* get descriptor to use, only 1 supported... hehe easy */
  349. txbd = greth->txbd_base;
  350. /* setup descriptor to wrap around to it self */
  351. txbd->addr = (unsigned int)txbuf;
  352. txbd->stat = GRETH_BD_EN | GRETH_BD_WR | data_length;
  353. /* Remind Core which descriptor to use when sending */
  354. GRETH_REGSAVE(&regs->tx_desc_p, (unsigned int)txbd);
  355. /* initate send by enabling transmitter */
  356. GRETH_REGORIN(&regs->control, GRETH_TXEN);
  357. /* Wait for data to be sent */
  358. while ((status = GRETH_REGLOAD(&txbd->stat)) & GRETH_BD_EN) {
  359. ;
  360. }
  361. /* was the packet transmitted succesfully? */
  362. if (status & GRETH_TXBD_ERR_AL) {
  363. greth->stats.tx_limit_errors++;
  364. }
  365. if (status & GRETH_TXBD_ERR_UE) {
  366. greth->stats.tx_underrun_errors++;
  367. }
  368. if (status & GRETH_TXBD_ERR_LC) {
  369. greth->stats.tx_latecol_errors++;
  370. }
  371. if (status &
  372. (GRETH_TXBD_ERR_LC | GRETH_TXBD_ERR_UE | GRETH_TXBD_ERR_AL)) {
  373. /* any error */
  374. greth->stats.tx_errors++;
  375. return -1;
  376. }
  377. /* bump tx packet counter */
  378. greth->stats.tx_packets++;
  379. /* return succefully */
  380. return 0;
  381. }
  382. int greth_recv(struct eth_device *dev)
  383. {
  384. greth_priv *greth = dev->priv;
  385. greth_regs *regs = greth->regs;
  386. greth_bd *rxbd;
  387. unsigned int status, len = 0, bad;
  388. char *d;
  389. int enable = 0;
  390. int i;
  391. /* Receive One packet only, but clear as many error packets as there are
  392. * available.
  393. */
  394. {
  395. /* current receive descriptor */
  396. rxbd = greth->rxbd_curr;
  397. /* get status of next received packet */
  398. status = GRETH_REGLOAD(&rxbd->stat);
  399. bad = 0;
  400. /* stop if no more packets received */
  401. if (status & GRETH_BD_EN) {
  402. goto done;
  403. }
  404. debug("greth_recv: packet 0x%x, 0x%x, len: %d\n",
  405. (unsigned int)rxbd, status, status & GRETH_BD_LEN);
  406. /* Check status for errors.
  407. */
  408. if (status & GRETH_RXBD_ERR_FT) {
  409. greth->stats.rx_length_errors++;
  410. bad = 1;
  411. }
  412. if (status & (GRETH_RXBD_ERR_AE | GRETH_RXBD_ERR_OE)) {
  413. greth->stats.rx_frame_errors++;
  414. bad = 1;
  415. }
  416. if (status & GRETH_RXBD_ERR_CRC) {
  417. greth->stats.rx_crc_errors++;
  418. bad = 1;
  419. }
  420. if (bad) {
  421. greth->stats.rx_errors++;
  422. printf
  423. ("greth_recv: Bad packet (%d, %d, %d, 0x%08x, %d)\n",
  424. greth->stats.rx_length_errors,
  425. greth->stats.rx_frame_errors,
  426. greth->stats.rx_crc_errors, status,
  427. greth->stats.rx_packets);
  428. /* print all rx descriptors */
  429. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  430. printf("[%d]: Stat=0x%lx, Addr=0x%lx\n", i,
  431. GRETH_REGLOAD(&greth->rxbd_base[i].stat),
  432. GRETH_REGLOAD(&greth->rxbd_base[i].addr));
  433. }
  434. } else {
  435. /* Process the incoming packet. */
  436. len = status & GRETH_BD_LEN;
  437. d = (char *)rxbd->addr;
  438. debug
  439. ("greth_recv: new packet, length: %d. data: %x %x %x %x %x %x %x %x\n",
  440. len, d[0], d[1], d[2], d[3], d[4], d[5], d[6],
  441. d[7]);
  442. /* flush all data cache to make sure we're not reading old packet data */
  443. sparc_dcache_flush_all();
  444. /* pass packet on to network subsystem */
  445. net_process_received_packet((void *)d, len);
  446. /* bump stats counters */
  447. greth->stats.rx_packets++;
  448. /* bad is now 0 ==> will stop loop */
  449. }
  450. /* reenable descriptor to receive more packet with this descriptor, wrap around if needed */
  451. rxbd->stat =
  452. GRETH_BD_EN |
  453. (((unsigned int)greth->rxbd_curr >=
  454. (unsigned int)greth->rxbd_max) ? GRETH_BD_WR : 0);
  455. enable = 1;
  456. /* increase index */
  457. greth->rxbd_curr =
  458. ((unsigned int)greth->rxbd_curr >=
  459. (unsigned int)greth->rxbd_max) ? greth->
  460. rxbd_base : (greth->rxbd_curr + 1);
  461. }
  462. if (enable) {
  463. GRETH_REGORIN(&regs->control, GRETH_RXEN);
  464. }
  465. done:
  466. /* return positive length of packet or 0 if non received */
  467. return len;
  468. }
  469. void greth_set_hwaddr(greth_priv * greth, unsigned char *mac)
  470. {
  471. /* save new MAC address */
  472. greth->dev->enetaddr[0] = greth->hwaddr[0] = mac[0];
  473. greth->dev->enetaddr[1] = greth->hwaddr[1] = mac[1];
  474. greth->dev->enetaddr[2] = greth->hwaddr[2] = mac[2];
  475. greth->dev->enetaddr[3] = greth->hwaddr[3] = mac[3];
  476. greth->dev->enetaddr[4] = greth->hwaddr[4] = mac[4];
  477. greth->dev->enetaddr[5] = greth->hwaddr[5] = mac[5];
  478. greth->regs->esa_msb = (mac[0] << 8) | mac[1];
  479. greth->regs->esa_lsb =
  480. (mac[2] << 24) | (mac[3] << 16) | (mac[4] << 8) | mac[5];
  481. debug("GRETH: New MAC address: %02x:%02x:%02x:%02x:%02x:%02x\n",
  482. mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]);
  483. }
  484. int greth_initialize(bd_t * bis)
  485. {
  486. greth_priv *greth;
  487. ambapp_apbdev apbdev;
  488. struct eth_device *dev;
  489. int i;
  490. char *addr_str, *end;
  491. unsigned char addr[6];
  492. debug("Scanning for GRETH\n");
  493. /* Find Device & IRQ via AMBA Plug&Play information */
  494. if (ambapp_apb_first(VENDOR_GAISLER, GAISLER_ETHMAC, &apbdev) != 1) {
  495. return -1; /* GRETH not found */
  496. }
  497. greth = (greth_priv *) malloc(sizeof(greth_priv));
  498. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  499. memset(dev, 0, sizeof(struct eth_device));
  500. memset(greth, 0, sizeof(greth_priv));
  501. greth->regs = (greth_regs *) apbdev.address;
  502. greth->irq = apbdev.irq;
  503. debug("Found GRETH at %p, irq %d\n", greth->regs, greth->irq);
  504. dev->priv = (void *)greth;
  505. dev->iobase = (unsigned int)greth->regs;
  506. dev->init = greth_init;
  507. dev->halt = greth_halt;
  508. dev->send = greth_send;
  509. dev->recv = greth_recv;
  510. greth->dev = dev;
  511. /* Reset Core */
  512. GRETH_REGSAVE(&greth->regs->control, GRETH_RESET);
  513. /* Wait for core to finish reset cycle */
  514. while (GRETH_REGLOAD(&greth->regs->control) & GRETH_RESET) ;
  515. /* Get the phy address which assumed to have been set
  516. correctly with the reset value in hardware */
  517. greth->phyaddr = (GRETH_REGLOAD(&greth->regs->mdio) >> 11) & 0x1F;
  518. /* Check if mac is gigabit capable */
  519. greth->gbit_mac = (GRETH_REGLOAD(&greth->regs->control) >> 27) & 1;
  520. /* Make descriptor string */
  521. if (greth->gbit_mac) {
  522. sprintf(dev->name, "GRETH_10/100/GB");
  523. } else {
  524. sprintf(dev->name, "GRETH_10/100");
  525. }
  526. /* initiate PHY, select speed/duplex depending on connected PHY */
  527. if (greth_init_phy(greth, bis)) {
  528. /* Failed to init PHY (timedout) */
  529. debug("GRETH[%p]: Failed to init PHY\n", greth->regs);
  530. return -1;
  531. }
  532. /* Register Device to EtherNet subsystem */
  533. eth_register(dev);
  534. /* Get MAC address */
  535. if ((addr_str = getenv("ethaddr")) != NULL) {
  536. for (i = 0; i < 6; i++) {
  537. addr[i] =
  538. addr_str ? simple_strtoul(addr_str, &end, 16) : 0;
  539. if (addr_str) {
  540. addr_str = (*end) ? end + 1 : end;
  541. }
  542. }
  543. } else {
  544. /* HW Address not found in environment, Set default HW address */
  545. addr[0] = GRETH_HWADDR_0; /* MSB */
  546. addr[1] = GRETH_HWADDR_1;
  547. addr[2] = GRETH_HWADDR_2;
  548. addr[3] = GRETH_HWADDR_3;
  549. addr[4] = GRETH_HWADDR_4;
  550. addr[5] = GRETH_HWADDR_5; /* LSB */
  551. }
  552. /* set and remember MAC address */
  553. greth_set_hwaddr(greth, addr);
  554. debug("GRETH[%p]: Initialized successfully\n", greth->regs);
  555. return 0;
  556. }