board.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * Keystone : Board initialization
  3. *
  4. * (C) Copyright 2014
  5. * Texas Instruments Incorporated, <www.ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include "board.h"
  10. #include <common.h>
  11. #include <spl.h>
  12. #include <exports.h>
  13. #include <fdt_support.h>
  14. #include <asm/arch/ddr3.h>
  15. #include <asm/arch/psc_defs.h>
  16. #include <asm/ti-common/ti-aemif.h>
  17. #include <asm/ti-common/keystone_net.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. static struct aemif_config aemif_configs[] = {
  20. { /* CS0 */
  21. .mode = AEMIF_MODE_NAND,
  22. .wr_setup = 0xf,
  23. .wr_strobe = 0x3f,
  24. .wr_hold = 7,
  25. .rd_setup = 0xf,
  26. .rd_strobe = 0x3f,
  27. .rd_hold = 7,
  28. .turn_around = 3,
  29. .width = AEMIF_WIDTH_8,
  30. },
  31. };
  32. int dram_init(void)
  33. {
  34. ddr3_init();
  35. gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
  36. CONFIG_MAX_RAM_BANK_SIZE);
  37. aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
  38. ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE);
  39. return 0;
  40. }
  41. int board_init(void)
  42. {
  43. gd->bd->bi_boot_params = CONFIG_LINUX_BOOT_PARAM_ADDR;
  44. return 0;
  45. }
  46. #ifdef CONFIG_DRIVER_TI_KEYSTONE_NET
  47. int get_eth_env_param(char *env_name)
  48. {
  49. char *env;
  50. int res = -1;
  51. env = getenv(env_name);
  52. if (env)
  53. res = simple_strtol(env, NULL, 0);
  54. return res;
  55. }
  56. int board_eth_init(bd_t *bis)
  57. {
  58. int j;
  59. int res;
  60. int port_num;
  61. char link_type_name[32];
  62. /* By default, select PA PLL clock as PA clock source */
  63. if (psc_enable_module(KS2_LPSC_PA))
  64. return -1;
  65. if (psc_enable_module(KS2_LPSC_CPGMAC))
  66. return -1;
  67. if (psc_enable_module(KS2_LPSC_CRYPTO))
  68. return -1;
  69. pass_pll_pa_clk_enable();
  70. port_num = get_num_eth_ports();
  71. for (j = 0; j < port_num; j++) {
  72. sprintf(link_type_name, "sgmii%d_link_type", j);
  73. res = get_eth_env_param(link_type_name);
  74. if (res >= 0)
  75. eth_priv_cfg[j].sgmii_link_type = res;
  76. keystone2_emac_initialize(&eth_priv_cfg[j]);
  77. }
  78. return 0;
  79. }
  80. #endif
  81. #ifdef CONFIG_SPL_BUILD
  82. void spl_board_init(void)
  83. {
  84. spl_init_keystone_plls();
  85. preloader_console_init();
  86. }
  87. u32 spl_boot_device(void)
  88. {
  89. #if defined(CONFIG_SPL_SPI_LOAD)
  90. return BOOT_DEVICE_SPI;
  91. #else
  92. puts("Unknown boot device\n");
  93. hang();
  94. #endif
  95. }
  96. #endif
  97. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  98. int ft_board_setup(void *blob, bd_t *bd)
  99. {
  100. int lpae;
  101. char *env;
  102. char *endp;
  103. int nbanks;
  104. u64 size[2];
  105. u64 start[2];
  106. int nodeoffset;
  107. u32 ddr3a_size;
  108. int unitrd_fixup = 0;
  109. env = getenv("mem_lpae");
  110. lpae = env && simple_strtol(env, NULL, 0);
  111. env = getenv("uinitrd_fixup");
  112. unitrd_fixup = env && simple_strtol(env, NULL, 0);
  113. ddr3a_size = 0;
  114. if (lpae) {
  115. env = getenv("ddr3a_size");
  116. if (env)
  117. ddr3a_size = simple_strtol(env, NULL, 10);
  118. if ((ddr3a_size != 8) && (ddr3a_size != 4))
  119. ddr3a_size = 0;
  120. }
  121. nbanks = 1;
  122. start[0] = bd->bi_dram[0].start;
  123. size[0] = bd->bi_dram[0].size;
  124. /* adjust memory start address for LPAE */
  125. if (lpae) {
  126. start[0] -= CONFIG_SYS_SDRAM_BASE;
  127. start[0] += CONFIG_SYS_LPAE_SDRAM_BASE;
  128. }
  129. if ((size[0] == 0x80000000) && (ddr3a_size != 0)) {
  130. size[1] = ((u64)ddr3a_size - 2) << 30;
  131. start[1] = 0x880000000;
  132. nbanks++;
  133. }
  134. /* reserve memory at start of bank */
  135. env = getenv("mem_reserve_head");
  136. if (env) {
  137. start[0] += ustrtoul(env, &endp, 0);
  138. size[0] -= ustrtoul(env, &endp, 0);
  139. }
  140. env = getenv("mem_reserve");
  141. if (env)
  142. size[0] -= ustrtoul(env, &endp, 0);
  143. fdt_fixup_memory_banks(blob, start, size, nbanks);
  144. /* Fix up the initrd */
  145. if (lpae && unitrd_fixup) {
  146. int err;
  147. u32 *prop1, *prop2;
  148. u64 initrd_start, initrd_end;
  149. nodeoffset = fdt_path_offset(blob, "/chosen");
  150. if (nodeoffset >= 0) {
  151. prop1 = (u32 *)fdt_getprop(blob, nodeoffset,
  152. "linux,initrd-start", NULL);
  153. prop2 = (u32 *)fdt_getprop(blob, nodeoffset,
  154. "linux,initrd-end", NULL);
  155. if (prop1 && prop2) {
  156. initrd_start = __be32_to_cpu(*prop1);
  157. initrd_start -= CONFIG_SYS_SDRAM_BASE;
  158. initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE;
  159. initrd_start = __cpu_to_be64(initrd_start);
  160. initrd_end = __be32_to_cpu(*prop2);
  161. initrd_end -= CONFIG_SYS_SDRAM_BASE;
  162. initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE;
  163. initrd_end = __cpu_to_be64(initrd_end);
  164. err = fdt_delprop(blob, nodeoffset,
  165. "linux,initrd-start");
  166. if (err < 0)
  167. puts("error deleting initrd-start\n");
  168. err = fdt_delprop(blob, nodeoffset,
  169. "linux,initrd-end");
  170. if (err < 0)
  171. puts("error deleting initrd-end\n");
  172. err = fdt_setprop(blob, nodeoffset,
  173. "linux,initrd-start",
  174. &initrd_start,
  175. sizeof(initrd_start));
  176. if (err < 0)
  177. puts("error adding initrd-start\n");
  178. err = fdt_setprop(blob, nodeoffset,
  179. "linux,initrd-end",
  180. &initrd_end,
  181. sizeof(initrd_end));
  182. if (err < 0)
  183. puts("error adding linux,initrd-end\n");
  184. }
  185. }
  186. }
  187. return 0;
  188. }
  189. void ft_board_setup_ex(void *blob, bd_t *bd)
  190. {
  191. int lpae;
  192. u64 size;
  193. char *env;
  194. u64 *reserve_start;
  195. env = getenv("mem_lpae");
  196. lpae = env && simple_strtol(env, NULL, 0);
  197. if (lpae) {
  198. /*
  199. * the initrd and other reserved memory areas are
  200. * embedded in in the DTB itslef. fix up these addresses
  201. * to 36 bit format
  202. */
  203. reserve_start = (u64 *)((char *)blob +
  204. fdt_off_mem_rsvmap(blob));
  205. while (1) {
  206. *reserve_start = __cpu_to_be64(*reserve_start);
  207. size = __cpu_to_be64(*(reserve_start + 1));
  208. if (size) {
  209. *reserve_start -= CONFIG_SYS_SDRAM_BASE;
  210. *reserve_start +=
  211. CONFIG_SYS_LPAE_SDRAM_BASE;
  212. *reserve_start =
  213. __cpu_to_be64(*reserve_start);
  214. } else {
  215. break;
  216. }
  217. reserve_start += 2;
  218. }
  219. }
  220. ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE);
  221. }
  222. #endif