sf_internal.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * SPI flash internal definitions
  3. *
  4. * Copyright (C) 2008 Atmel Corporation
  5. * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _SF_INTERNAL_H_
  10. #define _SF_INTERNAL_H_
  11. #include <linux/types.h>
  12. #include <linux/compiler.h>
  13. /* Dual SPI flash memories - see SPI_COMM_DUAL_... */
  14. enum spi_dual_flash {
  15. SF_SINGLE_FLASH = 0,
  16. SF_DUAL_STACKED_FLASH = 1 << 0,
  17. SF_DUAL_PARALLEL_FLASH = 1 << 1,
  18. };
  19. /* Enum list - Full read commands */
  20. enum spi_read_cmds {
  21. ARRAY_SLOW = 1 << 0,
  22. ARRAY_FAST = 1 << 1,
  23. DUAL_OUTPUT_FAST = 1 << 2,
  24. DUAL_IO_FAST = 1 << 3,
  25. QUAD_OUTPUT_FAST = 1 << 4,
  26. QUAD_IO_FAST = 1 << 5,
  27. };
  28. /* Normal - Extended - Full command set */
  29. #define RD_NORM (ARRAY_SLOW | ARRAY_FAST)
  30. #define RD_EXTN (RD_NORM | DUAL_OUTPUT_FAST | DUAL_IO_FAST)
  31. #define RD_FULL (RD_EXTN | QUAD_OUTPUT_FAST | QUAD_IO_FAST)
  32. /* sf param flags */
  33. enum {
  34. #ifdef CONFIG_SPI_FLASH_USE_4K_SECTORS
  35. SECT_4K = 1 << 0,
  36. #else
  37. SECT_4K = 0 << 0,
  38. #endif
  39. SECT_32K = 1 << 1,
  40. E_FSR = 1 << 2,
  41. SST_BP = 1 << 3,
  42. SST_WP = 1 << 4,
  43. WR_QPP = 1 << 5,
  44. };
  45. #define SST_WR (SST_BP | SST_WP)
  46. enum spi_nor_option_flags {
  47. SNOR_F_SST_WR = (1 << 0),
  48. };
  49. #define SPI_FLASH_3B_ADDR_LEN 3
  50. #define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN)
  51. #define SPI_FLASH_16MB_BOUN 0x1000000
  52. /* CFI Manufacture ID's */
  53. #define SPI_FLASH_CFI_MFR_SPANSION 0x01
  54. #define SPI_FLASH_CFI_MFR_STMICRO 0x20
  55. #define SPI_FLASH_CFI_MFR_MACRONIX 0xc2
  56. #define SPI_FLASH_CFI_MFR_WINBOND 0xef
  57. /* Erase commands */
  58. #define CMD_ERASE_4K 0x20
  59. #define CMD_ERASE_32K 0x52
  60. #define CMD_ERASE_CHIP 0xc7
  61. #define CMD_ERASE_64K 0xd8
  62. /* Write commands */
  63. #define CMD_WRITE_STATUS 0x01
  64. #define CMD_PAGE_PROGRAM 0x02
  65. #define CMD_WRITE_DISABLE 0x04
  66. #define CMD_READ_STATUS 0x05
  67. #define CMD_QUAD_PAGE_PROGRAM 0x32
  68. #define CMD_READ_STATUS1 0x35
  69. #define CMD_WRITE_ENABLE 0x06
  70. #define CMD_READ_CONFIG 0x35
  71. #define CMD_FLAG_STATUS 0x70
  72. /* Read commands */
  73. #define CMD_READ_ARRAY_SLOW 0x03
  74. #define CMD_READ_ARRAY_FAST 0x0b
  75. #define CMD_READ_DUAL_OUTPUT_FAST 0x3b
  76. #define CMD_READ_DUAL_IO_FAST 0xbb
  77. #define CMD_READ_QUAD_OUTPUT_FAST 0x6b
  78. #define CMD_READ_QUAD_IO_FAST 0xeb
  79. #define CMD_READ_ID 0x9f
  80. /* Bank addr access commands */
  81. #ifdef CONFIG_SPI_FLASH_BAR
  82. # define CMD_BANKADDR_BRWR 0x17
  83. # define CMD_BANKADDR_BRRD 0x16
  84. # define CMD_EXTNADDR_WREAR 0xC5
  85. # define CMD_EXTNADDR_RDEAR 0xC8
  86. #endif
  87. /* Common status */
  88. #define STATUS_WIP (1 << 0)
  89. #define STATUS_QEB_WINSPAN (1 << 1)
  90. #define STATUS_QEB_MXIC (1 << 6)
  91. #define STATUS_PEC (1 << 7)
  92. /* Flash timeout values */
  93. #define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ)
  94. #define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ)
  95. #define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ)
  96. /* SST specific */
  97. #ifdef CONFIG_SPI_FLASH_SST
  98. # define CMD_SST_BP 0x02 /* Byte Program */
  99. # define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */
  100. int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
  101. const void *buf);
  102. int sst_write_bp(struct spi_flash *flash, u32 offset, size_t len,
  103. const void *buf);
  104. #endif
  105. /**
  106. * struct spi_flash_params - SPI/QSPI flash device params structure
  107. *
  108. * @name: Device name ([MANUFLETTER][DEVTYPE][DENSITY][EXTRAINFO])
  109. * @jedec: Device jedec ID (0x[1byte_manuf_id][2byte_dev_id])
  110. * @ext_jedec: Device ext_jedec ID
  111. * @sector_size: Isn't necessarily a sector size from vendor,
  112. * the size listed here is what works with CMD_ERASE_64K
  113. * @nr_sectors: No.of sectors on this device
  114. * @e_rd_cmd: Enum list for read commands
  115. * @flags: Important param, for flash specific behaviour
  116. */
  117. struct spi_flash_params {
  118. const char *name;
  119. u32 jedec;
  120. u16 ext_jedec;
  121. u32 sector_size;
  122. u32 nr_sectors;
  123. u8 e_rd_cmd;
  124. u16 flags;
  125. };
  126. extern const struct spi_flash_params spi_flash_params_table[];
  127. /* Send a single-byte command to the device and read the response */
  128. int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len);
  129. /*
  130. * Send a multi-byte command to the device and read the response. Used
  131. * for flash array reads, etc.
  132. */
  133. int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
  134. size_t cmd_len, void *data, size_t data_len);
  135. /*
  136. * Send a multi-byte command to the device followed by (optional)
  137. * data. Used for programming the flash array, etc.
  138. */
  139. int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
  140. const void *data, size_t data_len);
  141. /* Flash erase(sectors) operation, support all possible erase commands */
  142. int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len);
  143. /* Read the status register */
  144. int spi_flash_cmd_read_status(struct spi_flash *flash, u8 *rs);
  145. /* Program the status register */
  146. int spi_flash_cmd_write_status(struct spi_flash *flash, u8 ws);
  147. /* Read the config register */
  148. int spi_flash_cmd_read_config(struct spi_flash *flash, u8 *rc);
  149. /* Program the config register */
  150. int spi_flash_cmd_write_config(struct spi_flash *flash, u8 wc);
  151. /* Enable writing on the SPI flash */
  152. static inline int spi_flash_cmd_write_enable(struct spi_flash *flash)
  153. {
  154. return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0);
  155. }
  156. /* Disable writing on the SPI flash */
  157. static inline int spi_flash_cmd_write_disable(struct spi_flash *flash)
  158. {
  159. return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0);
  160. }
  161. /*
  162. * Send the read status command to the device and wait for the wip
  163. * (write-in-progress) bit to clear itself.
  164. */
  165. int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout);
  166. /*
  167. * Used for spi_flash write operation
  168. * - SPI claim
  169. * - spi_flash_cmd_write_enable
  170. * - spi_flash_cmd_write
  171. * - spi_flash_cmd_wait_ready
  172. * - SPI release
  173. */
  174. int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
  175. size_t cmd_len, const void *buf, size_t buf_len);
  176. /*
  177. * Flash write operation, support all possible write commands.
  178. * Write the requested data out breaking it up into multiple write
  179. * commands as needed per the write size.
  180. */
  181. int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
  182. size_t len, const void *buf);
  183. /*
  184. * Same as spi_flash_cmd_read() except it also claims/releases the SPI
  185. * bus. Used as common part of the ->read() operation.
  186. */
  187. int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
  188. size_t cmd_len, void *data, size_t data_len);
  189. /* Flash read operation, support all possible read commands */
  190. int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
  191. size_t len, void *data);
  192. #ifdef CONFIG_SPI_FLASH_MTD
  193. int spi_flash_mtd_register(struct spi_flash *flash);
  194. void spi_flash_mtd_unregister(void);
  195. #endif
  196. #endif /* _SF_INTERNAL_H_ */