sun8i_emac.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789
  1. /*
  2. * (C) Copyright 2016
  3. * Author: Amit Singh Tomar, amittomer25@gmail.com
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * Ethernet driver for H3/A64/A83T based SoC's
  8. *
  9. * It is derived from the work done by
  10. * LABBE Corentin & Chen-Yu Tsai for Linux, THANKS!
  11. *
  12. */
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/gpio.h>
  16. #include <common.h>
  17. #include <dm.h>
  18. #include <fdt_support.h>
  19. #include <linux/err.h>
  20. #include <malloc.h>
  21. #include <miiphy.h>
  22. #include <net.h>
  23. #define SCTL_EMAC_TX_CLK_SRC_MII BIT(0)
  24. #define SCTL_EMAC_EPIT_MII BIT(2)
  25. #define SCTL_EMAC_CLK_SEL BIT(18) /* 25 Mhz */
  26. #define MDIO_CMD_MII_BUSY BIT(0)
  27. #define MDIO_CMD_MII_WRITE BIT(1)
  28. #define MDIO_CMD_MII_PHY_REG_ADDR_MASK 0x000001f0
  29. #define MDIO_CMD_MII_PHY_REG_ADDR_SHIFT 4
  30. #define MDIO_CMD_MII_PHY_ADDR_MASK 0x0001f000
  31. #define MDIO_CMD_MII_PHY_ADDR_SHIFT 12
  32. #define CONFIG_TX_DESCR_NUM 32
  33. #define CONFIG_RX_DESCR_NUM 32
  34. #define CONFIG_ETH_BUFSIZE 2024
  35. #define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
  36. #define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
  37. #define H3_EPHY_DEFAULT_VALUE 0x58000
  38. #define H3_EPHY_DEFAULT_MASK GENMASK(31, 15)
  39. #define H3_EPHY_ADDR_SHIFT 20
  40. #define REG_PHY_ADDR_MASK GENMASK(4, 0)
  41. #define H3_EPHY_LED_POL BIT(17) /* 1: active low, 0: active high */
  42. #define H3_EPHY_SHUTDOWN BIT(16) /* 1: shutdown, 0: power up */
  43. #define H3_EPHY_SELECT BIT(15) /* 1: internal PHY, 0: external PHY */
  44. #define SC_RMII_EN BIT(13)
  45. #define SC_EPIT BIT(2) /* 1: RGMII, 0: MII */
  46. #define SC_ETCS_MASK GENMASK(1, 0)
  47. #define SC_ETCS_EXT_GMII 0x1
  48. #define SC_ETCS_INT_GMII 0x2
  49. #define CONFIG_MDIO_TIMEOUT (3 * CONFIG_SYS_HZ)
  50. #define AHB_GATE_OFFSET_EPHY 0
  51. #if defined(CONFIG_MACH_SUN8I_H3)
  52. #define SUN8I_GPD8_GMAC 2
  53. #else
  54. #define SUN8I_GPD8_GMAC 4
  55. #endif
  56. /* H3/A64 EMAC Register's offset */
  57. #define EMAC_CTL0 0x00
  58. #define EMAC_CTL1 0x04
  59. #define EMAC_INT_STA 0x08
  60. #define EMAC_INT_EN 0x0c
  61. #define EMAC_TX_CTL0 0x10
  62. #define EMAC_TX_CTL1 0x14
  63. #define EMAC_TX_FLOW_CTL 0x1c
  64. #define EMAC_TX_DMA_DESC 0x20
  65. #define EMAC_RX_CTL0 0x24
  66. #define EMAC_RX_CTL1 0x28
  67. #define EMAC_RX_DMA_DESC 0x34
  68. #define EMAC_MII_CMD 0x48
  69. #define EMAC_MII_DATA 0x4c
  70. #define EMAC_ADDR0_HIGH 0x50
  71. #define EMAC_ADDR0_LOW 0x54
  72. #define EMAC_TX_DMA_STA 0xb0
  73. #define EMAC_TX_CUR_DESC 0xb4
  74. #define EMAC_TX_CUR_BUF 0xb8
  75. #define EMAC_RX_DMA_STA 0xc0
  76. #define EMAC_RX_CUR_DESC 0xc4
  77. DECLARE_GLOBAL_DATA_PTR;
  78. enum emac_variant {
  79. A83T_EMAC = 1,
  80. H3_EMAC,
  81. A64_EMAC,
  82. };
  83. struct emac_dma_desc {
  84. u32 status;
  85. u32 st;
  86. u32 buf_addr;
  87. u32 next;
  88. } __aligned(ARCH_DMA_MINALIGN);
  89. struct emac_eth_dev {
  90. struct emac_dma_desc rx_chain[CONFIG_TX_DESCR_NUM];
  91. struct emac_dma_desc tx_chain[CONFIG_RX_DESCR_NUM];
  92. char rxbuffer[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
  93. char txbuffer[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
  94. u32 interface;
  95. u32 phyaddr;
  96. u32 link;
  97. u32 speed;
  98. u32 duplex;
  99. u32 phy_configured;
  100. u32 tx_currdescnum;
  101. u32 rx_currdescnum;
  102. u32 addr;
  103. u32 tx_slot;
  104. bool use_internal_phy;
  105. enum emac_variant variant;
  106. void *mac_reg;
  107. phys_addr_t sysctl_reg;
  108. struct phy_device *phydev;
  109. struct mii_dev *bus;
  110. };
  111. static int sun8i_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
  112. {
  113. struct emac_eth_dev *priv = bus->priv;
  114. ulong start;
  115. u32 miiaddr = 0;
  116. int timeout = CONFIG_MDIO_TIMEOUT;
  117. miiaddr &= ~MDIO_CMD_MII_WRITE;
  118. miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  119. miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
  120. MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  121. miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK;
  122. miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
  123. MDIO_CMD_MII_PHY_ADDR_MASK;
  124. miiaddr |= MDIO_CMD_MII_BUSY;
  125. writel(miiaddr, priv->mac_reg + EMAC_MII_CMD);
  126. start = get_timer(0);
  127. while (get_timer(start) < timeout) {
  128. if (!(readl(priv->mac_reg + EMAC_MII_CMD) & MDIO_CMD_MII_BUSY))
  129. return readl(priv->mac_reg + EMAC_MII_DATA);
  130. udelay(10);
  131. };
  132. return -1;
  133. }
  134. static int sun8i_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
  135. u16 val)
  136. {
  137. struct emac_eth_dev *priv = bus->priv;
  138. ulong start;
  139. u32 miiaddr = 0;
  140. int ret = -1, timeout = CONFIG_MDIO_TIMEOUT;
  141. miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  142. miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) &
  143. MDIO_CMD_MII_PHY_REG_ADDR_MASK;
  144. miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK;
  145. miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) &
  146. MDIO_CMD_MII_PHY_ADDR_MASK;
  147. miiaddr |= MDIO_CMD_MII_WRITE;
  148. miiaddr |= MDIO_CMD_MII_BUSY;
  149. writel(miiaddr, priv->mac_reg + EMAC_MII_CMD);
  150. writel(val, priv->mac_reg + EMAC_MII_DATA);
  151. start = get_timer(0);
  152. while (get_timer(start) < timeout) {
  153. if (!(readl(priv->mac_reg + EMAC_MII_CMD) &
  154. MDIO_CMD_MII_BUSY)) {
  155. ret = 0;
  156. break;
  157. }
  158. udelay(10);
  159. };
  160. return ret;
  161. }
  162. static int _sun8i_write_hwaddr(struct emac_eth_dev *priv, u8 *mac_id)
  163. {
  164. u32 macid_lo, macid_hi;
  165. macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
  166. (mac_id[3] << 24);
  167. macid_hi = mac_id[4] + (mac_id[5] << 8);
  168. writel(macid_hi, priv->mac_reg + EMAC_ADDR0_HIGH);
  169. writel(macid_lo, priv->mac_reg + EMAC_ADDR0_LOW);
  170. return 0;
  171. }
  172. static void sun8i_adjust_link(struct emac_eth_dev *priv,
  173. struct phy_device *phydev)
  174. {
  175. u32 v;
  176. v = readl(priv->mac_reg + EMAC_CTL0);
  177. if (phydev->duplex)
  178. v |= BIT(0);
  179. else
  180. v &= ~BIT(0);
  181. v &= ~0x0C;
  182. switch (phydev->speed) {
  183. case 1000:
  184. break;
  185. case 100:
  186. v |= BIT(2);
  187. v |= BIT(3);
  188. break;
  189. case 10:
  190. v |= BIT(3);
  191. break;
  192. }
  193. writel(v, priv->mac_reg + EMAC_CTL0);
  194. }
  195. static int sun8i_emac_set_syscon_ephy(struct emac_eth_dev *priv, u32 *reg)
  196. {
  197. if (priv->use_internal_phy) {
  198. /* H3 based SoC's that has an Internal 100MBit PHY
  199. * needs to be configured and powered up before use
  200. */
  201. *reg &= ~H3_EPHY_DEFAULT_MASK;
  202. *reg |= H3_EPHY_DEFAULT_VALUE;
  203. *reg |= priv->phyaddr << H3_EPHY_ADDR_SHIFT;
  204. *reg &= ~H3_EPHY_SHUTDOWN;
  205. *reg |= H3_EPHY_SELECT;
  206. } else
  207. /* This is to select External Gigabit PHY on
  208. * the boards with H3 SoC.
  209. */
  210. *reg &= ~H3_EPHY_SELECT;
  211. return 0;
  212. }
  213. static int sun8i_emac_set_syscon(struct emac_eth_dev *priv)
  214. {
  215. int ret;
  216. u32 reg;
  217. reg = readl(priv->sysctl_reg);
  218. if (priv->variant == H3_EMAC) {
  219. ret = sun8i_emac_set_syscon_ephy(priv, &reg);
  220. if (ret)
  221. return ret;
  222. }
  223. reg &= ~(SC_ETCS_MASK | SC_EPIT);
  224. if (priv->variant == H3_EMAC || priv->variant == A64_EMAC)
  225. reg &= ~SC_RMII_EN;
  226. switch (priv->interface) {
  227. case PHY_INTERFACE_MODE_MII:
  228. /* default */
  229. break;
  230. case PHY_INTERFACE_MODE_RGMII:
  231. reg |= SC_EPIT | SC_ETCS_INT_GMII;
  232. break;
  233. case PHY_INTERFACE_MODE_RMII:
  234. if (priv->variant == H3_EMAC ||
  235. priv->variant == A64_EMAC) {
  236. reg |= SC_RMII_EN | SC_ETCS_EXT_GMII;
  237. break;
  238. }
  239. /* RMII not supported on A83T */
  240. default:
  241. debug("%s: Invalid PHY interface\n", __func__);
  242. return -EINVAL;
  243. }
  244. writel(reg, priv->sysctl_reg);
  245. return 0;
  246. }
  247. static int sun8i_phy_init(struct emac_eth_dev *priv, void *dev)
  248. {
  249. struct phy_device *phydev;
  250. phydev = phy_connect(priv->bus, priv->phyaddr, dev, priv->interface);
  251. if (!phydev)
  252. return -ENODEV;
  253. phy_connect_dev(phydev, dev);
  254. priv->phydev = phydev;
  255. phy_config(priv->phydev);
  256. return 0;
  257. }
  258. static void rx_descs_init(struct emac_eth_dev *priv)
  259. {
  260. struct emac_dma_desc *desc_table_p = &priv->rx_chain[0];
  261. char *rxbuffs = &priv->rxbuffer[0];
  262. struct emac_dma_desc *desc_p;
  263. u32 idx;
  264. /* flush Rx buffers */
  265. flush_dcache_range((uintptr_t)rxbuffs, (ulong)rxbuffs +
  266. RX_TOTAL_BUFSIZE);
  267. for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
  268. desc_p = &desc_table_p[idx];
  269. desc_p->buf_addr = (uintptr_t)&rxbuffs[idx * CONFIG_ETH_BUFSIZE]
  270. ;
  271. desc_p->next = (uintptr_t)&desc_table_p[idx + 1];
  272. desc_p->st |= CONFIG_ETH_BUFSIZE;
  273. desc_p->status = BIT(31);
  274. }
  275. /* Correcting the last pointer of the chain */
  276. desc_p->next = (uintptr_t)&desc_table_p[0];
  277. flush_dcache_range((uintptr_t)priv->rx_chain,
  278. (uintptr_t)priv->rx_chain +
  279. sizeof(priv->rx_chain));
  280. writel((uintptr_t)&desc_table_p[0], (priv->mac_reg + EMAC_RX_DMA_DESC));
  281. priv->rx_currdescnum = 0;
  282. }
  283. static void tx_descs_init(struct emac_eth_dev *priv)
  284. {
  285. struct emac_dma_desc *desc_table_p = &priv->tx_chain[0];
  286. char *txbuffs = &priv->txbuffer[0];
  287. struct emac_dma_desc *desc_p;
  288. u32 idx;
  289. for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
  290. desc_p = &desc_table_p[idx];
  291. desc_p->buf_addr = (uintptr_t)&txbuffs[idx * CONFIG_ETH_BUFSIZE]
  292. ;
  293. desc_p->next = (uintptr_t)&desc_table_p[idx + 1];
  294. desc_p->status = (1 << 31);
  295. desc_p->st = 0;
  296. }
  297. /* Correcting the last pointer of the chain */
  298. desc_p->next = (uintptr_t)&desc_table_p[0];
  299. /* Flush all Tx buffer descriptors */
  300. flush_dcache_range((uintptr_t)priv->tx_chain,
  301. (uintptr_t)priv->tx_chain +
  302. sizeof(priv->tx_chain));
  303. writel((uintptr_t)&desc_table_p[0], priv->mac_reg + EMAC_TX_DMA_DESC);
  304. priv->tx_currdescnum = 0;
  305. }
  306. static int _sun8i_emac_eth_init(struct emac_eth_dev *priv, u8 *enetaddr)
  307. {
  308. u32 reg, v;
  309. int timeout = 100;
  310. reg = readl((priv->mac_reg + EMAC_CTL1));
  311. if (!(reg & 0x1)) {
  312. /* Soft reset MAC */
  313. setbits_le32((priv->mac_reg + EMAC_CTL1), 0x1);
  314. do {
  315. reg = readl(priv->mac_reg + EMAC_CTL1);
  316. } while ((reg & 0x01) != 0 && (--timeout));
  317. if (!timeout) {
  318. printf("%s: Timeout\n", __func__);
  319. return -1;
  320. }
  321. }
  322. /* Rewrite mac address after reset */
  323. _sun8i_write_hwaddr(priv, enetaddr);
  324. v = readl(priv->mac_reg + EMAC_TX_CTL1);
  325. /* TX_MD Transmission starts after a full frame located in TX DMA FIFO*/
  326. v |= BIT(1);
  327. writel(v, priv->mac_reg + EMAC_TX_CTL1);
  328. v = readl(priv->mac_reg + EMAC_RX_CTL1);
  329. /* RX_MD RX DMA reads data from RX DMA FIFO to host memory after a
  330. * complete frame has been written to RX DMA FIFO
  331. */
  332. v |= BIT(1);
  333. writel(v, priv->mac_reg + EMAC_RX_CTL1);
  334. /* DMA */
  335. writel(8 << 24, priv->mac_reg + EMAC_CTL1);
  336. /* Initialize rx/tx descriptors */
  337. rx_descs_init(priv);
  338. tx_descs_init(priv);
  339. /* PHY Start Up */
  340. genphy_parse_link(priv->phydev);
  341. sun8i_adjust_link(priv, priv->phydev);
  342. /* Start RX DMA */
  343. v = readl(priv->mac_reg + EMAC_RX_CTL1);
  344. v |= BIT(30);
  345. writel(v, priv->mac_reg + EMAC_RX_CTL1);
  346. /* Start TX DMA */
  347. v = readl(priv->mac_reg + EMAC_TX_CTL1);
  348. v |= BIT(30);
  349. writel(v, priv->mac_reg + EMAC_TX_CTL1);
  350. /* Enable RX/TX */
  351. setbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31));
  352. setbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31));
  353. return 0;
  354. }
  355. static int parse_phy_pins(struct udevice *dev)
  356. {
  357. int offset;
  358. const char *pin_name;
  359. int drive, pull, i;
  360. offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
  361. "pinctrl-0");
  362. if (offset < 0) {
  363. printf("WARNING: emac: cannot find pinctrl-0 node\n");
  364. return offset;
  365. }
  366. drive = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
  367. "allwinner,drive", 4);
  368. pull = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0,
  369. "allwinner,pull", 0);
  370. for (i = 0; ; i++) {
  371. int pin;
  372. if (fdt_get_string_index(gd->fdt_blob, offset,
  373. "allwinner,pins", i, &pin_name))
  374. break;
  375. if (pin_name[0] != 'P')
  376. continue;
  377. pin = (pin_name[1] - 'A') << 5;
  378. if (pin >= 26 << 5)
  379. continue;
  380. pin += simple_strtol(&pin_name[2], NULL, 10);
  381. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD8_GMAC);
  382. sunxi_gpio_set_drv(pin, drive);
  383. sunxi_gpio_set_pull(pin, pull);
  384. }
  385. if (!i) {
  386. printf("WARNING: emac: cannot find allwinner,pins property\n");
  387. return -2;
  388. }
  389. return 0;
  390. }
  391. static int _sun8i_eth_recv(struct emac_eth_dev *priv, uchar **packetp)
  392. {
  393. u32 status, desc_num = priv->rx_currdescnum;
  394. struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
  395. int length = -EAGAIN;
  396. int good_packet = 1;
  397. uintptr_t desc_start = (uintptr_t)desc_p;
  398. uintptr_t desc_end = desc_start +
  399. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  400. ulong data_start = (uintptr_t)desc_p->buf_addr;
  401. ulong data_end;
  402. /* Invalidate entire buffer descriptor */
  403. invalidate_dcache_range(desc_start, desc_end);
  404. status = desc_p->status;
  405. /* Check for DMA own bit */
  406. if (!(status & BIT(31))) {
  407. length = (desc_p->status >> 16) & 0x3FFF;
  408. if (length < 0x40) {
  409. good_packet = 0;
  410. debug("RX: Bad Packet (runt)\n");
  411. }
  412. data_end = data_start + length;
  413. /* Invalidate received data */
  414. invalidate_dcache_range(rounddown(data_start,
  415. ARCH_DMA_MINALIGN),
  416. roundup(data_end,
  417. ARCH_DMA_MINALIGN));
  418. if (good_packet) {
  419. if (length > CONFIG_ETH_BUFSIZE) {
  420. printf("Received packet is too big (len=%d)\n",
  421. length);
  422. return -EMSGSIZE;
  423. }
  424. *packetp = (uchar *)(ulong)desc_p->buf_addr;
  425. return length;
  426. }
  427. }
  428. return length;
  429. }
  430. static int _sun8i_emac_eth_send(struct emac_eth_dev *priv, void *packet,
  431. int len)
  432. {
  433. u32 v, desc_num = priv->tx_currdescnum;
  434. struct emac_dma_desc *desc_p = &priv->tx_chain[desc_num];
  435. uintptr_t desc_start = (uintptr_t)desc_p;
  436. uintptr_t desc_end = desc_start +
  437. roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
  438. uintptr_t data_start = (uintptr_t)desc_p->buf_addr;
  439. uintptr_t data_end = data_start +
  440. roundup(len, ARCH_DMA_MINALIGN);
  441. /* Invalidate entire buffer descriptor */
  442. invalidate_dcache_range(desc_start, desc_end);
  443. desc_p->st = len;
  444. /* Mandatory undocumented bit */
  445. desc_p->st |= BIT(24);
  446. memcpy((void *)data_start, packet, len);
  447. /* Flush data to be sent */
  448. flush_dcache_range(data_start, data_end);
  449. /* frame end */
  450. desc_p->st |= BIT(30);
  451. desc_p->st |= BIT(31);
  452. /*frame begin */
  453. desc_p->st |= BIT(29);
  454. desc_p->status = BIT(31);
  455. /*Descriptors st and status field has changed, so FLUSH it */
  456. flush_dcache_range(desc_start, desc_end);
  457. /* Move to next Descriptor and wrap around */
  458. if (++desc_num >= CONFIG_TX_DESCR_NUM)
  459. desc_num = 0;
  460. priv->tx_currdescnum = desc_num;
  461. /* Start the DMA */
  462. v = readl(priv->mac_reg + EMAC_TX_CTL1);
  463. v |= BIT(31);/* mandatory */
  464. v |= BIT(30);/* mandatory */
  465. writel(v, priv->mac_reg + EMAC_TX_CTL1);
  466. return 0;
  467. }
  468. static int sun8i_eth_write_hwaddr(struct udevice *dev)
  469. {
  470. struct eth_pdata *pdata = dev_get_platdata(dev);
  471. struct emac_eth_dev *priv = dev_get_priv(dev);
  472. return _sun8i_write_hwaddr(priv, pdata->enetaddr);
  473. }
  474. static void sun8i_emac_board_setup(struct emac_eth_dev *priv)
  475. {
  476. struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  477. if (priv->use_internal_phy) {
  478. /* Set clock gating for ephy */
  479. setbits_le32(&ccm->bus_gate4, BIT(AHB_GATE_OFFSET_EPHY));
  480. /* Set Tx clock source as MII with rate 25 MZ */
  481. setbits_le32(priv->sysctl_reg, SCTL_EMAC_TX_CLK_SRC_MII |
  482. SCTL_EMAC_EPIT_MII | SCTL_EMAC_CLK_SEL);
  483. /* Deassert EPHY */
  484. setbits_le32(&ccm->ahb_reset2_cfg, BIT(AHB_RESET_OFFSET_EPHY));
  485. }
  486. /* Set clock gating for emac */
  487. setbits_le32(&ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_GMAC));
  488. /* Set EMAC clock */
  489. setbits_le32(&ccm->axi_gate, (BIT(1) | BIT(0)));
  490. /* De-assert EMAC */
  491. setbits_le32(&ccm->ahb_reset0_cfg, BIT(AHB_RESET_OFFSET_GMAC));
  492. }
  493. static int sun8i_mdio_init(const char *name, struct emac_eth_dev *priv)
  494. {
  495. struct mii_dev *bus = mdio_alloc();
  496. if (!bus) {
  497. debug("Failed to allocate MDIO bus\n");
  498. return -ENOMEM;
  499. }
  500. bus->read = sun8i_mdio_read;
  501. bus->write = sun8i_mdio_write;
  502. snprintf(bus->name, sizeof(bus->name), name);
  503. bus->priv = (void *)priv;
  504. return mdio_register(bus);
  505. }
  506. static int sun8i_emac_eth_start(struct udevice *dev)
  507. {
  508. struct eth_pdata *pdata = dev_get_platdata(dev);
  509. return _sun8i_emac_eth_init(dev->priv, pdata->enetaddr);
  510. }
  511. static int sun8i_emac_eth_send(struct udevice *dev, void *packet, int length)
  512. {
  513. struct emac_eth_dev *priv = dev_get_priv(dev);
  514. return _sun8i_emac_eth_send(priv, packet, length);
  515. }
  516. static int sun8i_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp)
  517. {
  518. struct emac_eth_dev *priv = dev_get_priv(dev);
  519. return _sun8i_eth_recv(priv, packetp);
  520. }
  521. static int _sun8i_free_pkt(struct emac_eth_dev *priv)
  522. {
  523. u32 desc_num = priv->rx_currdescnum;
  524. struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num];
  525. uintptr_t desc_start = (uintptr_t)desc_p;
  526. uintptr_t desc_end = desc_start +
  527. roundup(sizeof(u32), ARCH_DMA_MINALIGN);
  528. /* Make the current descriptor valid again */
  529. desc_p->status |= BIT(31);
  530. /* Flush Status field of descriptor */
  531. flush_dcache_range(desc_start, desc_end);
  532. /* Move to next desc and wrap-around condition. */
  533. if (++desc_num >= CONFIG_RX_DESCR_NUM)
  534. desc_num = 0;
  535. priv->rx_currdescnum = desc_num;
  536. return 0;
  537. }
  538. static int sun8i_eth_free_pkt(struct udevice *dev, uchar *packet,
  539. int length)
  540. {
  541. struct emac_eth_dev *priv = dev_get_priv(dev);
  542. return _sun8i_free_pkt(priv);
  543. }
  544. static void sun8i_emac_eth_stop(struct udevice *dev)
  545. {
  546. struct emac_eth_dev *priv = dev_get_priv(dev);
  547. /* Stop Rx/Tx transmitter */
  548. clrbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31));
  549. clrbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31));
  550. /* Stop TX DMA */
  551. clrbits_le32(priv->mac_reg + EMAC_TX_CTL1, BIT(30));
  552. phy_shutdown(priv->phydev);
  553. }
  554. static int sun8i_emac_eth_probe(struct udevice *dev)
  555. {
  556. struct eth_pdata *pdata = dev_get_platdata(dev);
  557. struct emac_eth_dev *priv = dev_get_priv(dev);
  558. priv->mac_reg = (void *)pdata->iobase;
  559. sun8i_emac_board_setup(priv);
  560. sun8i_mdio_init(dev->name, priv);
  561. priv->bus = miiphy_get_dev_by_name(dev->name);
  562. sun8i_emac_set_syscon(priv);
  563. return sun8i_phy_init(priv, dev);
  564. }
  565. static const struct eth_ops sun8i_emac_eth_ops = {
  566. .start = sun8i_emac_eth_start,
  567. .write_hwaddr = sun8i_eth_write_hwaddr,
  568. .send = sun8i_emac_eth_send,
  569. .recv = sun8i_emac_eth_recv,
  570. .free_pkt = sun8i_eth_free_pkt,
  571. .stop = sun8i_emac_eth_stop,
  572. };
  573. static int sun8i_emac_eth_ofdata_to_platdata(struct udevice *dev)
  574. {
  575. struct eth_pdata *pdata = dev_get_platdata(dev);
  576. struct emac_eth_dev *priv = dev_get_priv(dev);
  577. const char *phy_mode;
  578. int offset = 0;
  579. pdata->iobase = dev_get_addr_name(dev, "emac");
  580. priv->sysctl_reg = dev_get_addr_name(dev, "syscon");
  581. pdata->phy_interface = -1;
  582. priv->phyaddr = -1;
  583. priv->use_internal_phy = false;
  584. offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
  585. "phy");
  586. if (offset > 0)
  587. priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg",
  588. -1);
  589. phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
  590. if (phy_mode)
  591. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  592. printf("phy interface%d\n", pdata->phy_interface);
  593. if (pdata->phy_interface == -1) {
  594. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  595. return -EINVAL;
  596. }
  597. priv->variant = dev_get_driver_data(dev);
  598. if (!priv->variant) {
  599. printf("%s: Missing variant '%s'\n", __func__,
  600. (char *)priv->variant);
  601. return -EINVAL;
  602. }
  603. if (priv->variant == H3_EMAC) {
  604. if (fdt_getprop(gd->fdt_blob, dev->of_offset,
  605. "allwinner,use-internal-phy", NULL))
  606. priv->use_internal_phy = true;
  607. }
  608. priv->interface = pdata->phy_interface;
  609. if (!priv->use_internal_phy)
  610. parse_phy_pins(dev);
  611. return 0;
  612. }
  613. static const struct udevice_id sun8i_emac_eth_ids[] = {
  614. {.compatible = "allwinner,sun8i-h3-emac", .data = (uintptr_t)H3_EMAC },
  615. {.compatible = "allwinner,sun50i-a64-emac",
  616. .data = (uintptr_t)A64_EMAC },
  617. {.compatible = "allwinner,sun8i-a83t-emac",
  618. .data = (uintptr_t)A83T_EMAC },
  619. { }
  620. };
  621. U_BOOT_DRIVER(eth_sun8i_emac) = {
  622. .name = "eth_sun8i_emac",
  623. .id = UCLASS_ETH,
  624. .of_match = sun8i_emac_eth_ids,
  625. .ofdata_to_platdata = sun8i_emac_eth_ofdata_to_platdata,
  626. .probe = sun8i_emac_eth_probe,
  627. .ops = &sun8i_emac_eth_ops,
  628. .priv_auto_alloc_size = sizeof(struct emac_eth_dev),
  629. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  630. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  631. };