sh_spi.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH SPI driver
  4. *
  5. * Copyright (C) 2011-2012 Renesas Solutions Corp.
  6. */
  7. #include <common.h>
  8. #include <console.h>
  9. #include <malloc.h>
  10. #include <spi.h>
  11. #include <asm/io.h>
  12. #include "sh_spi.h"
  13. static void sh_spi_write(unsigned long data, unsigned long *reg)
  14. {
  15. writel(data, reg);
  16. }
  17. static unsigned long sh_spi_read(unsigned long *reg)
  18. {
  19. return readl(reg);
  20. }
  21. static void sh_spi_set_bit(unsigned long val, unsigned long *reg)
  22. {
  23. unsigned long tmp;
  24. tmp = sh_spi_read(reg);
  25. tmp |= val;
  26. sh_spi_write(tmp, reg);
  27. }
  28. static void sh_spi_clear_bit(unsigned long val, unsigned long *reg)
  29. {
  30. unsigned long tmp;
  31. tmp = sh_spi_read(reg);
  32. tmp &= ~val;
  33. sh_spi_write(tmp, reg);
  34. }
  35. static void clear_fifo(struct sh_spi *ss)
  36. {
  37. sh_spi_set_bit(SH_SPI_RSTF, &ss->regs->cr2);
  38. sh_spi_clear_bit(SH_SPI_RSTF, &ss->regs->cr2);
  39. }
  40. static int recvbuf_wait(struct sh_spi *ss)
  41. {
  42. while (sh_spi_read(&ss->regs->cr1) & SH_SPI_RBE) {
  43. if (ctrlc())
  44. return 1;
  45. udelay(10);
  46. }
  47. return 0;
  48. }
  49. static int write_fifo_empty_wait(struct sh_spi *ss)
  50. {
  51. while (!(sh_spi_read(&ss->regs->cr1) & SH_SPI_TBE)) {
  52. if (ctrlc())
  53. return 1;
  54. udelay(10);
  55. }
  56. return 0;
  57. }
  58. void spi_init(void)
  59. {
  60. }
  61. static void sh_spi_set_cs(struct sh_spi *ss, unsigned int cs)
  62. {
  63. unsigned long val = 0;
  64. if (cs & 0x01)
  65. val |= SH_SPI_SSS0;
  66. if (cs & 0x02)
  67. val |= SH_SPI_SSS1;
  68. sh_spi_clear_bit(SH_SPI_SSS0 | SH_SPI_SSS1, &ss->regs->cr4);
  69. sh_spi_set_bit(val, &ss->regs->cr4);
  70. }
  71. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  72. unsigned int max_hz, unsigned int mode)
  73. {
  74. struct sh_spi *ss;
  75. if (!spi_cs_is_valid(bus, cs))
  76. return NULL;
  77. ss = spi_alloc_slave(struct sh_spi, bus, cs);
  78. if (!ss)
  79. return NULL;
  80. ss->regs = (struct sh_spi_regs *)CONFIG_SH_SPI_BASE;
  81. /* SPI sycle stop */
  82. sh_spi_write(0xfe, &ss->regs->cr1);
  83. /* CR1 init */
  84. sh_spi_write(0x00, &ss->regs->cr1);
  85. /* CR3 init */
  86. sh_spi_write(0x00, &ss->regs->cr3);
  87. sh_spi_set_cs(ss, cs);
  88. clear_fifo(ss);
  89. /* 1/8 clock */
  90. sh_spi_write(sh_spi_read(&ss->regs->cr2) | 0x07, &ss->regs->cr2);
  91. udelay(10);
  92. return &ss->slave;
  93. }
  94. void spi_free_slave(struct spi_slave *slave)
  95. {
  96. struct sh_spi *spi = to_sh_spi(slave);
  97. free(spi);
  98. }
  99. int spi_claim_bus(struct spi_slave *slave)
  100. {
  101. return 0;
  102. }
  103. void spi_release_bus(struct spi_slave *slave)
  104. {
  105. struct sh_spi *ss = to_sh_spi(slave);
  106. sh_spi_write(sh_spi_read(&ss->regs->cr1) &
  107. ~(SH_SPI_SSA | SH_SPI_SSDB | SH_SPI_SSD), &ss->regs->cr1);
  108. }
  109. static int sh_spi_send(struct sh_spi *ss, const unsigned char *tx_data,
  110. unsigned int len, unsigned long flags)
  111. {
  112. int i, cur_len, ret = 0;
  113. int remain = (int)len;
  114. if (len >= SH_SPI_FIFO_SIZE)
  115. sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
  116. while (remain > 0) {
  117. cur_len = (remain < SH_SPI_FIFO_SIZE) ?
  118. remain : SH_SPI_FIFO_SIZE;
  119. for (i = 0; i < cur_len &&
  120. !(sh_spi_read(&ss->regs->cr4) & SH_SPI_WPABRT) &&
  121. !(sh_spi_read(&ss->regs->cr1) & SH_SPI_TBF);
  122. i++)
  123. sh_spi_write(tx_data[i], &ss->regs->tbr_rbr);
  124. cur_len = i;
  125. if (sh_spi_read(&ss->regs->cr4) & SH_SPI_WPABRT) {
  126. /* Abort the transaction */
  127. flags |= SPI_XFER_END;
  128. sh_spi_set_bit(SH_SPI_WPABRT, &ss->regs->cr4);
  129. ret = 1;
  130. break;
  131. }
  132. remain -= cur_len;
  133. tx_data += cur_len;
  134. if (remain > 0)
  135. write_fifo_empty_wait(ss);
  136. }
  137. if (flags & SPI_XFER_END) {
  138. sh_spi_clear_bit(SH_SPI_SSD | SH_SPI_SSDB, &ss->regs->cr1);
  139. sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
  140. udelay(100);
  141. write_fifo_empty_wait(ss);
  142. }
  143. return ret;
  144. }
  145. static int sh_spi_receive(struct sh_spi *ss, unsigned char *rx_data,
  146. unsigned int len, unsigned long flags)
  147. {
  148. int i;
  149. if (len > SH_SPI_MAX_BYTE)
  150. sh_spi_write(SH_SPI_MAX_BYTE, &ss->regs->cr3);
  151. else
  152. sh_spi_write(len, &ss->regs->cr3);
  153. sh_spi_clear_bit(SH_SPI_SSD | SH_SPI_SSDB, &ss->regs->cr1);
  154. sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
  155. for (i = 0; i < len; i++) {
  156. if (recvbuf_wait(ss))
  157. return 0;
  158. rx_data[i] = (unsigned char)sh_spi_read(&ss->regs->tbr_rbr);
  159. }
  160. sh_spi_write(0, &ss->regs->cr3);
  161. return 0;
  162. }
  163. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  164. void *din, unsigned long flags)
  165. {
  166. struct sh_spi *ss = to_sh_spi(slave);
  167. const unsigned char *tx_data = dout;
  168. unsigned char *rx_data = din;
  169. unsigned int len = bitlen / 8;
  170. int ret = 0;
  171. if (flags & SPI_XFER_BEGIN)
  172. sh_spi_write(sh_spi_read(&ss->regs->cr1) & ~SH_SPI_SSA,
  173. &ss->regs->cr1);
  174. if (tx_data)
  175. ret = sh_spi_send(ss, tx_data, len, flags);
  176. if (ret == 0 && rx_data)
  177. ret = sh_spi_receive(ss, rx_data, len, flags);
  178. if (flags & SPI_XFER_END) {
  179. sh_spi_set_bit(SH_SPI_SSD, &ss->regs->cr1);
  180. udelay(100);
  181. sh_spi_clear_bit(SH_SPI_SSA | SH_SPI_SSDB | SH_SPI_SSD,
  182. &ss->regs->cr1);
  183. clear_fifo(ss);
  184. }
  185. return ret;
  186. }
  187. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  188. {
  189. if (!bus && cs < SH_SPI_NUM_CS)
  190. return 1;
  191. else
  192. return 0;
  193. }
  194. void spi_cs_activate(struct spi_slave *slave)
  195. {
  196. }
  197. void spi_cs_deactivate(struct spi_slave *slave)
  198. {
  199. }